Design and. VLSI implementation of a security ASIP

被引:1
|
作者
Lu, Ronghua
Zeng, Xiaoyang
Han, Jun
Gu, Yehua
Mai, Lang
机构
关键词
D O I
10.1109/ICASIC.2007.4415768
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The ASIP, which features the high efficiency of ASIC coprocessor and the flexibility of General Purpose Processor, has and will have popular application in Information security domain. This paper presents a new design and VLSI architecture of Security ASIP for RSA/ECC of cryptographic algorithms. By adopting the special intructions and computing unit, the proposed 32-bit RISC processor achieves the goal of high-speed and low-cost. Based on TSMC 0.25 mu m standard CMOS technology, the core circuit of this Security ASIP has only about 28k gates, and a max frequency of 150MHz, under which only 200 ms is required when the Security ASIP excutes a 1024-bit RSA algorithm.
引用
收藏
页码:866 / 869
页数:4
相关论文
共 50 条
  • [21] Hardware implementation of PQF based on VLSI design
    Guan, H
    Dong, ZW
    5TH INTERNATIONAL SYMPOSIUM ON BROADCASTING TECHNOLOGY, PROCEEDINGS (ISBT'97, BEIJING), 1997, : 337 - 343
  • [22] Design and VLSI implementation of WCDMA coding layer
    Grayver, E
    Li, Y
    VTC2004-FALL: 2004 IEEE 60TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-7: WIRELESS TECHNOLOGIES FOR GLOBAL SECURITY, 2004, : 2129 - 2133
  • [23] A test implementation approach for VLSI testable design
    Du, J
    Zhao, YF
    Yu, LX
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2086 - 2089
  • [24] Design of a sensor protocol suite for VLSI implementation
    Hammel, Thomas
    Rich, Mark
    Graff, Charles J.
    MILCOM 2005 - 2005 IEEE MILITARY COMMUNICATIONS CONFERENCE, VOLS 1-5, 2005, : 2421 - 2426
  • [25] VLSI DESIGN AND IMPLEMENTATION OF SYSTOLIC TREE QUEUES
    SAIT, SM
    KHALID, MAA
    MICROPROCESSORS AND MICROSYSTEMS, 1995, 19 (03) : 139 - 146
  • [26] VLSI design and implementation of WCDMA channel decoder
    Xu, YY
    Li, ZW
    Ruan, M
    Luo, HW
    Song, WT
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 241 - 245
  • [27] VLSI design and implementation of adaptive channel equalizer
    Ab-Rahman, A. A. H.
    Kamisian, I.
    Sha'ameri, A. Z.
    2008 INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION ENGINEERING, VOLS 1-3, 2008, : 1121 - 1124
  • [28] DESIGN AND VLSI IMPLEMENTATION OF AN ADDRESS GENERATION COPROCESSOR
    HULINA, PT
    CORAOR, LD
    KURIAN, L
    JOHN, E
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1995, 142 (02): : 145 - 151
  • [29] Hardware implementation of genetic algorithms for VLSI design
    Koonar, G
    Areibi, S
    Moussa, MA
    COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2002, : 197 - 200
  • [30] DESIGN AND IMPLEMENTATION OF A PROCEDURAL VLSI LAYOUT SYSTEM
    MATA, JM
    VIJAYAN, G
    LECTURE NOTES IN COMPUTER SCIENCE, 1985, 206 : 412 - 427