High Speed Low Power 64-Bit Comparator Designed Using Current Comparison Based Domino Logic

被引:0
|
作者
Manikandan, A. [1 ]
Ajayan, J. [1 ]
Arasan, C. Kavin [1 ]
Karthick, S. [1 ]
Vivek, K. [1 ]
机构
[1] MVIT, Dept ECE, Pondicherry, India
关键词
CMOS; Delay; Diode footed domino; Domino logic; Keeper; Noise immunity; Power consumption; CMOS; KEEPER;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The rapid growth in CMOS technology with the shrinking device size towards 22 nm has allowed for placement of billions of transistors on a single microprocessor chip. To achieve very high system performance, domino logic styles are widely employed in high performance VLSI chips together with aggressive technology scaling. Comparators are widely used in central processing units (CPUs) and microcontrollers (MCUs). In this paper, a 64 bit comparator circuit is proposed which has a lower leakage and higher noise immunity without dramatic speed degradation compared to high speed domino logic, leakage current replica keeper domino logic and diode footed domino logic. This circuit is based on comparison of mirrored current of the pull up network (PUN) with its worst case leakage current. Current comparison based domino technique reduces the parasitic capacitance on the dynamic node using a small keeper transistor, which reduces the contention current, power consumption and also the delay of the circuit. Simulation results of 64 bit comparator designed using a 22nm high performance predictive technology model demonstrate 51% power reduction compared to a standard domino circuits for 64 bit comparator.
引用
收藏
页码:155 / 161
页数:7
相关论文
共 50 条
  • [41] Voltage Comparison Based High Speed & Low Power Domino Circuit for wide fan-in Gates
    Pal, Pratosh Kumar
    Dubey, Avaneesh Kumar
    Kassa, Sankit R.
    Nagaria, Rajendra Kumar
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 96 - 99
  • [42] Low Voltage and Low Power 64-bit Hybrid Adder Design Based on Radix-4 Prefix Tree Structure
    Shieh, Shao-Hui
    Huang, Der-Chen
    Chu, Ying-Yi
    2014 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2014), 2014, : 446 - 449
  • [43] Low Power - High Speed Magnitude Comparator Circuit Using 12 CNFETs
    Saini, Jitendra Kumar
    Srinivasulu, Avireni
    Kumawat, Renu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 145 - 146
  • [44] Low-power mixed-signal CVNS-based 64-bit adder for media signal processing
    Mirhassani, Mitra
    Ahmadi, Majid
    Jullien, Graham A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (09) : 1141 - 1150
  • [45] Circuit design of a high speed and low power CMOS continuous-time current comparator
    Chen, L
    Shi, BX
    Lu, C
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 28 (03) : 293 - 297
  • [46] Circuit Design of a High Speed and Low Power CMOS Continuous-time Current Comparator
    Lu Chen
    Bingxue Shi
    Chun Lu
    Analog Integrated Circuits and Signal Processing, 2001, 28 : 293 - 297
  • [47] Current-Comparison-Based Domino: New Low-Leakage High-Speed Domino Circuit for Wide Fan-In Gates
    Peiravi, Ali
    Asyaei, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (05) : 934 - 943
  • [48] Low power and high performance clock delayed domino logic using saturated keeper
    Amirabadi, A.
    Chehelcheraghi, A.
    Rasouli, S. H.
    Seyedi, A.
    Afzai-Kusha, A.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3173 - 3176
  • [49] Low-Power High-Speed Current Mode Logic Using Tunnel-FETs
    Tsai, Wei-Yu
    Liu, Huichu
    Li, Xueqing
    Narayanan, Vijaykrishnan
    2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [50] Design and Development of FPGA Based Low Power Pipelined 64-Bit RISC Processor with Double Precision Floating Point Unit
    Kumar, Jinde Vijay
    Nagaraju, Boya
    Swapna, Chinthakunta
    Ramanjappa, Thogata
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,