An Integrated Digital System Design Framework With On-Chip Functional Verification and Performance Evaluation

被引:0
|
作者
Cano-Quiveu, German [1 ]
Ruiz-De-Clavijo-Vazquez, Paulino [1 ]
Bellido-Diaz, Manuel J. [1 ]
Guerrero-Martos, David [1 ]
Viejo-Cortes, Julian [1 ]
Juan-Chico, Jorge [1 ]
机构
[1] Univ Seville, Dept Elect Technol, Seville 41012, Spain
关键词
Hardware design languages; Field programmable gate arrays; Tools; Software; System-on-chip; Hardware; !text type='Python']Python[!/text; FPGA; framework; HDL; IoT; IPCore; on-chip; performance; verification; HARDWARE;
D O I
10.1109/ACCESS.2021.3132188
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces a design and on-chip verification framework for IPCores in FPGA platforms. The methodology of the proposed framework is based on the development of a high level software model, an HDL description of the IPCore and the verification of the system under test by the Autotest Core, an on-chip verification core developed for this framework. The test pattern generation is done at the high level in software and used throughout the design and verification process. HDL simulation results can then be compared to on-chip results and get performance measurements from the Autotest Core. The Off-line testing is possible by using standard low-cost Flash storage (SD card). The proposed framework and methodology applied to PRESENT and SPONGENT cryptographic algorithms has shown over two orders of magnitude better performance than commercial tools like Xilinx's VIO and a hardware footprint of the verification cored below 3% of the available FPGA resources.
引用
收藏
页码:161383 / 161394
页数:12
相关论文
共 50 条
  • [41] A DESIGN SYSTEM FOR ON-CHIP OVERSAMPLING A/D INTERFACES
    MAR, MF
    BRODERSEN, RW
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (03) : 345 - 354
  • [42] Design of On-Chip Debug System for embedded processor
    Park, Hyungbae
    Xu, Jingzhe
    Park, Jusung
    Ji, Jung-Hoon
    Woo, Gyun
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 652 - +
  • [43] Grasping the impact of on-chip inductance - Understanding the effects of on-chip inductance in high-speed integrated circuits will be crucial to high-performance design
    Massoud, Y
    Ismail, Y
    IEEE CIRCUITS & DEVICES, 2001, 17 (04): : 14 - 21
  • [44] Evaluation and Analysis of an on-chip Safety System Architecture
    Hayek, Ali
    Boercsoek, Josef
    2014 11TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2014,
  • [45] Improved On-Chip Inductor Design for Fully Integrated Voltage Regulators
    Meshkat, Amin
    Dehghani, Rasoul
    Farzanehfard, Hosein
    Khajehoddin, S. Ali
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2022, 10 (06) : 7397 - 7409
  • [46] Design and fabrication of on-chip integrated polySiGe and polySi Peltier devices
    Wijngaards, DDL
    Kong, SH
    Bartek, M
    Wolffenbuttel, RF
    SENSORS AND ACTUATORS A-PHYSICAL, 2000, 85 (1-3) : 316 - 323
  • [47] Design and performance evaluation of multi-layers and non-blocking ring on-chip
    Li, Chen
    Ma, Sheng
    Chen, Sheng-Gang
    Guo, Yang
    Wang, Peng
    Dongbei Daxue Xuebao/Journal of Northeastern University, 2014, 35 : 294 - 299
  • [48] Design of a CMOS integrated on-chip oscilloscope for spin wave characterization
    Egel, Eugen
    Meier, Christian
    Csaba, Gyorgy
    Gamm, Stephan Breitkreutz-von
    AIP ADVANCES, 2017, 7 (05):
  • [49] Design of a Direct Digital Synthesizer with an on-chip D/A-converter
    Vankka, J
    Waltari, M
    Kosunen, M
    Halonen, K
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 21 - 24
  • [50] Design of an Integrated On-chip Implantable Antenna for a Neuro-microsystem
    Liu, Changrong
    Yang, Xin Mi
    Guo, Yong-Xin
    Liu, Xueguan
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS (IMWS-AMP), 2016,