Ph.D Forum: Impact of CNNs Pooling Layer Implementation on FPGAs Accelerator Design

被引:0
|
作者
Munio-Gracia, A. [1 ]
Fernandez-Berni, J. [1 ]
Carmona-Galan, R. [1 ]
Rodriguez-Vazquez, A. [1 ]
机构
[1] Univ Seville, CSIC, Inst Microelect Seville IMSE CNM, Seville, Spain
关键词
Convolutional Neural Networks; FPGA; hardware acceleration;
D O I
10.1145/3349801.3357130
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Convolutional Neural Networks have demonstrated their competence in extracting information from data, especially in the field of computer vision. Their computational complexity prompts for hardware acceleration. The challenge in the design of hardware accelerators for CNNs is providing a sustained throughput with low power consumption, for what FPGAs have captured community attention. In CNNs pooling layers are introduced to reduce model spatial dimensions. This work explores the influence of pooling layers modification in some state-of-the-art CNNs, namely AlexNet and SqueezeNet. The objective is to optimize hardware resources utilization without negative impact on inference accuracy.
引用
收藏
页数:2
相关论文
共 20 条
  • [1] Message from Ph.D Forum chairs
    Sen, Rijurekha
    Kumar, K. Raj
    [J]. 2014 6th International Conference on Communication Systems and Networks, COMSNETS 2014, 2014,
  • [2] Ph.D Forum: Dynamic Obstacle Detection in Traffic Environments
    Erabati, Gopi Krishna
    Araujo, Helder
    [J]. ICDSC 2019: 13TH INTERNATIONAL CONFERENCE ON DISTRIBUTED SMART CAMERAS, 2019,
  • [3] A Flexible DNN Accelerator Design with Layer Pipeline for FPGAs
    You, Weijie
    Chen, Deming
    Wu, Chang
    [J]. 2019 6TH INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND CONTROL ENGINEERING (ICISCE 2019), 2019, : 959 - 962
  • [4] Design and Implementation of an Efficient CNN Accelerator for Low- Cost FPGAs
    Xu, Yan
    Wang, Shuaishuai
    Li, Ning
    Xiao, Hao
    [J]. IEICE ELECTRONICS EXPRESS, 2022,
  • [5] Design and implementation of an efficient CNN accelerator for low-cost FPGAs
    Xu Y.
    Wang S.
    Li N.
    Xiao H.
    [J]. IEICE Electronics Express, 2022, 19 (19)
  • [6] A Uniform Architecture Design for Accelerating 2D and 3D CNNs on FPGAs
    Liu, Zhiqiang
    Chow, Paul
    Xu, Jinwei
    Jiang, Jingfei
    Dou, Yong
    Zhou, Jie
    [J]. ELECTRONICS, 2019, 8 (01)
  • [7] Ph.D Forum: Towards an FPGA-Based Smart Camera for Virtual Reality Applications
    Perez Cruz, Antonio
    Aguilar-Gonzalez, Abiel
    Perez-Patricio, M.
    [J]. ICDSC 2019: 13TH INTERNATIONAL CONFERENCE ON DISTRIBUTED SMART CAMERAS, 2019,
  • [8] Ph.D Forum: Generating Domain and Pose Variations between Pair of Cameras for Person Re-Identification
    Munir, Asad
    Foresti, Gian Luca
    Micheloni, Christian
    [J]. ICDSC 2019: 13TH INTERNATIONAL CONFERENCE ON DISTRIBUTED SMART CAMERAS, 2019,
  • [9] Design and implementation of a 2D convolution core for video applications on FPGAs
    Benkrid, K
    Belkacemi, SD
    [J]. THIRD INTERNATIONAL WORKSHOP ON DIGITAL AND COMPUTATIONAL VIDEO, PROCEEDINGS, 2002, : 85 - 92
  • [10] "PH.D STUDENTS FOR INNOVATION" - AN INTERDISCIPLINARY RESEARCH, DEVELOPMENT AND IMPLEMENTATION PROGRAM RUN AT THE FACULTY OF ARCHITECTURE, SILESIAN UNIVERSITY OF TECHNOLOGY, WITHIN THE FRAMEWORK OF "DESIGN SILESIA" PROJECT
    Zmudzinska-Nowak, Magdalena
    [J]. 5TH INTERNATIONAL CONFERENCE OF EDUCATION, RESEARCH AND INNOVATION (ICERI 2012), 2012, : 5393 - 5400