Scalable Processor Core for High-speed Pattern Matching Architecture on FPGA

被引:0
|
作者
Alyushin, A. V. [1 ]
Alyushin, S. A. [1 ]
Arkhangelsky, V. G. [2 ]
机构
[1] Natl Res Nucl Univ MEPHi, Moscow Engn Phys Inst, Moscow 115409, Russia
[2] Ctr Informat Technol & Syst Execut Power Author, Moscow 123557, Russia
来源
2016 THIRD INTERNATIONAL CONFERENCE ON DIGITAL INFORMATION PROCESSING, DATA MINING, AND WIRELESS COMMUNICATIONS (DIPDMWC) | 2016年
关键词
Field-Programmable Gate Array (FPGA); parallel architectures; stream pattern matching; bit-vector; packet classification; self-organizing maps (SOM);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent pattern matching architecture researches, there has been much attention to high-throughput implementations with reconfiguration on the fly on FPGAs as well as ASICs. In this paper, we propose to use self-organizing approach to synthesize two-dimensional map (cluster) of a simple processing units with lateral links for fast pattern matching of one-dimensional input event. We suggest scalable processor core with heterogeneous cluster architecture. Experimental results show that the proposed architecture has advantages over the previously developed architectures in the terms of operating frequency, time delay and data bandwidth. For state-of-the-art FPGA we achieve operating frequency 600-500 MHz for the processor core with single cluster (input pattern of 8-512 bits, rule set of 64 bits), 490-440 MHz for the processor core with multiple clusters (rule set of 128 - 4096 bits, input pattern of 512 bits). Each cluster is characterized by low pipeline time delay of 3 similar to 5 clock cycles.
引用
收藏
页码:148 / 153
页数:6
相关论文
共 50 条
  • [41] High-Speed FPGA Implementation of Orthogonal Matching Pursuit for Analog to Information Converter
    Liu, SuJuan
    Lyu, Ning
    Wang, ZiSheng
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 152 - 155
  • [42] Optimized FPGA-based elliptic curve cryptography processor for high-speed applications
    Jarvinen, Kimmo
    INTEGRATION-THE VLSI JOURNAL, 2011, 44 (04) : 270 - 279
  • [43] Internet of Things Based Reconfigurable SIMD Processor for High-Speed End Devices in FPGA
    Saminathan, Subathradevi
    Ponniah, Ramadevi
    Muthurathinam, Kavitha
    Somasundaram, Karthikeyan
    TEHNICKI VJESNIK-TECHNICAL GAZETTE, 2023, 30 (06): : 1975 - 1981
  • [44] High-Speed Realization of Trivium Based on Multi-Core Cryptographic Processor
    Wang, Zhou Chuang
    Dai, Zi Bin
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [45] Lane recognition system based on the high-speed pattern matching method
    Ninomiya, Y., 1600, John Wiley and Sons Inc. (35):
  • [46] HIGH-SPEED PATTERN-MATCHING FOR CHARACTER-RECOGNITION SYSTEM
    HIRAOKA, N
    KOEZUKA, T
    NAKASHIMA, M
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1986, 22 (03): : 204 - 210
  • [47] HIGH-SPEED JOSEPHSON PROCESSOR TECHNOLOGY
    HASUO, S
    KOTANI, S
    INOUE, A
    FUJIMAKI, N
    IEEE TRANSACTIONS ON MAGNETICS, 1991, 27 (02) : 2602 - 2609
  • [48] An ultra high-speed FFT processor
    Zhong, K
    He, H
    Zhu, GX
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 37 - 40
  • [49] HIGH-SPEED FFT PROCESSOR.
    Ali, Zaheer M.
    IEEE Transactions on Communications, 1978, COM-26 (05): : 690 - 696
  • [50] A HIGH-SPEED ANALOG NEURAL PROCESSOR
    MASA, P
    HOEN, K
    WALLINGA, H
    IEEE MICRO, 1994, 14 (03) : 40 - 50