Scalable Processor Core for High-speed Pattern Matching Architecture on FPGA

被引:0
|
作者
Alyushin, A. V. [1 ]
Alyushin, S. A. [1 ]
Arkhangelsky, V. G. [2 ]
机构
[1] Natl Res Nucl Univ MEPHi, Moscow Engn Phys Inst, Moscow 115409, Russia
[2] Ctr Informat Technol & Syst Execut Power Author, Moscow 123557, Russia
来源
2016 THIRD INTERNATIONAL CONFERENCE ON DIGITAL INFORMATION PROCESSING, DATA MINING, AND WIRELESS COMMUNICATIONS (DIPDMWC) | 2016年
关键词
Field-Programmable Gate Array (FPGA); parallel architectures; stream pattern matching; bit-vector; packet classification; self-organizing maps (SOM);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent pattern matching architecture researches, there has been much attention to high-throughput implementations with reconfiguration on the fly on FPGAs as well as ASICs. In this paper, we propose to use self-organizing approach to synthesize two-dimensional map (cluster) of a simple processing units with lateral links for fast pattern matching of one-dimensional input event. We suggest scalable processor core with heterogeneous cluster architecture. Experimental results show that the proposed architecture has advantages over the previously developed architectures in the terms of operating frequency, time delay and data bandwidth. For state-of-the-art FPGA we achieve operating frequency 600-500 MHz for the processor core with single cluster (input pattern of 8-512 bits, rule set of 64 bits), 490-440 MHz for the processor core with multiple clusters (rule set of 128 - 4096 bits, input pattern of 512 bits). Each cluster is characterized by low pipeline time delay of 3 similar to 5 clock cycles.
引用
收藏
页码:148 / 153
页数:6
相关论文
共 50 条
  • [21] FPGA based high speed and low area cost pattern matching
    Huang, Jian
    Yang, Zongkai
    Du, Xu
    Liu, Wei
    TENCON 2005 - 2005 IEEE REGION 10 CONFERENCE, VOLS 1-5, 2006, : 2693 - +
  • [22] High-speed customizable fuzzy-logic processor: Architecture and implementation
    Salcic, Z
    IEEE TRANSACTIONS ON SYSTEMS MAN AND CYBERNETICS PART A-SYSTEMS AND HUMANS, 2001, 31 (06): : 731 - 737
  • [23] Memory Aware Packet Matching Architecture for High-Speed Networks
    Kekely, Michal
    Kekely, Lukas
    Korenek, Jan
    2018 21ST EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2018), 2018, : 1 - 8
  • [24] HIGH-SPEED PROCESSOR FOR FASTBUS
    CAMPBELL, M
    BLATT, S
    KASHA, H
    SCHMIDT, M
    FUHRMANN, J
    LARSEN, R
    LEIPUNER, L
    MAKOWIECKI, D
    MORSE, W
    RUDOLF, T
    SIMS, W
    ZHAUNGZI, W
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1981, 28 (01) : 369 - 371
  • [25] High-speed FPGA-based Design and Implementation of Text Search Processor
    Binh Kieu-Do-Nguyen
    Dang Tuan Kiet
    Trong-Thuc Hoang
    Inoue, Katsumi
    Usugi, Toshinori
    Odaka, Masanori
    Kameyama, Shuichi
    Cong-Kha Pham
    2022 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT), 2022, : 109 - 112
  • [26] HIGH-SPEED FFT PROCESSOR
    ALI, ZM
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1978, 26 (05) : 690 - 696
  • [27] HIGH-SPEED PATTERN-MATCHING FOR A FAST HUFFMAN DECODER
    CHOI, SB
    LEE, MH
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1995, 41 (01) : 97 - 103
  • [28] HIGH-SPEED PATTERN MATCHING FOR CHARACTER RECOGNITION SYSTEM.
    Hiraoka, Noriyuki
    Koezuka, Tetsuo
    Nakashima, Masato
    Fujitsu Scientific and Technical Journal, 1986, 22 (03): : 204 - 210
  • [29] Core-stateless fair queueing:: A scalable architecture to approximate fair bandwidth allocations in high-speed networks
    Stoica, I
    Shenker, S
    Zhang, H
    IEEE-ACM TRANSACTIONS ON NETWORKING, 2003, 11 (01) : 33 - 46
  • [30] A scalable DSP-architecture for high-speed color document compression
    Thierschmann, M
    Barthel, KU
    Martin, UE
    DOCUMENT RECOGNITION AND RETRIEVAL VIII, 2001, 4307 : 158 - 166