Performance simulation modeling for fast evaluation of pipelined scalar processor by evaluation reuse

被引:0
|
作者
Kim, HY [1 ]
Kim, TG [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept EECS, Syst Modeling Simulat Lab, Taejon, South Korea
关键词
retargetable simulation; compiled simulation; evaluation reuse; instruction set architecture; trace-driven simulation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a rapid and accurate evaluation scheme for cycle counts of a pipelined processor using evaluation reuse technique. Since exploration of an optimal processor is a time-consuming task dupe to large design space, fast evaluation methodology for an architecture is crucial. We introduce the performance simulation model which can evaluate the performance without considering the functional correctness. This model has an FSM-like form and can afford to take all hazard types of pipelined architectures into consideration. The proposed approach is based on the property that an application program, especially multimedia application, has many iterative loops in general. This property invokes many iterative operations in the simulation. Evaluation reuse scheme can alleviate redundantly iterative operations of conventional simulators in the loop. A performance simulator for the pipeline architecture has been developed through which greater speedup has been made compared with other approaches in the evaluation of cycle counts.
引用
收藏
页码:341 / 344
页数:4
相关论文
共 50 条
  • [31] BLAS on the trident processor: Implementation and performance evaluation
    Soliman, MI
    Sedukhin, SG
    [J]. COMPUTERS AND THEIR APPLICATIONS, 2003, : 359 - 364
  • [32] Performance evaluation of a parameterized fuzzy processor (PFP)
    Chen, BT
    Chen, YS
    Hsu, WH
    [J]. FUZZY SETS AND SYSTEMS, 1996, 81 (03) : 293 - 309
  • [33] Design and Performance Evaluation of Data Flow Processor
    Su, Wenjun
    [J]. 2014 9TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2014, : 578 - 582
  • [34] THUMPSim: One simulation framework for processor architecture evaluation
    Zhang, YH
    Gu, Y
    Wang, DS
    Zheng, WM
    [J]. SIMULATION IN WIDER EUROPE, 2005, : 788 - 793
  • [35] Modeling and simulation in security evaluation
    Nicol, DM
    [J]. IEEE SECURITY & PRIVACY, 2005, 3 (05) : 71 - 74
  • [36] Modeling and simulation for NVH evaluation
    Zhan, Wei
    [J]. WCECS 2007: WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, 2007, : 865 - 869
  • [37] Implementation and Evaluation of Fast Parallel Packet Filters on a Cell Processor
    Yamashita, Yoshiyuki
    Tsuru, Masato
    [J]. NETWORKED DIGITAL TECHNOLOGIES, PT 1, 2010, 87 : 197 - +
  • [38] A fast, versatile fatigue post-processor and criteria evaluation
    Norberg, S
    Olsson, M
    [J]. INTERNATIONAL JOURNAL OF FATIGUE, 2005, 27 (10-12) : 1335 - 1341
  • [39] A Combined Analytical and Simulation-Based Model for Performance Evaluation of a Reconfigurable Instruction Set Processor
    Mehdipour, Farhad
    Noori, Hamid
    Javadi, Bahman
    Honda, Hiroaki
    Inoue, Koji
    Murakami, Kazuaki
    [J]. PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 564 - +
  • [40] Thermal Modeling of Solar Dryer - Numerical Simulation, Analysis and Performance Evaluation
    Oueslati, Hatem
    Ben Mabrouk, Salah
    Mami, Abdelkader
    [J]. INTERNATIONAL JOURNAL OF AIR-CONDITIONING AND REFRIGERATION, 2018, 26 (04)