Performance simulation modeling for fast evaluation of pipelined scalar processor by evaluation reuse

被引:0
|
作者
Kim, HY [1 ]
Kim, TG [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept EECS, Syst Modeling Simulat Lab, Taejon, South Korea
关键词
retargetable simulation; compiled simulation; evaluation reuse; instruction set architecture; trace-driven simulation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a rapid and accurate evaluation scheme for cycle counts of a pipelined processor using evaluation reuse technique. Since exploration of an optimal processor is a time-consuming task dupe to large design space, fast evaluation methodology for an architecture is crucial. We introduce the performance simulation model which can evaluate the performance without considering the functional correctness. This model has an FSM-like form and can afford to take all hazard types of pipelined architectures into consideration. The proposed approach is based on the property that an application program, especially multimedia application, has many iterative loops in general. This property invokes many iterative operations in the simulation. Evaluation reuse scheme can alleviate redundantly iterative operations of conventional simulators in the loop. A performance simulator for the pipeline architecture has been developed through which greater speedup has been made compared with other approaches in the evaluation of cycle counts.
引用
收藏
页码:341 / 344
页数:4
相关论文
共 50 条
  • [1] Trace-driven performance simulation modeling for fast evaluation of multimedia processor by simulation reuse
    Kim, HY
    Kim, TG
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (12) : 3306 - 3314
  • [2] Performance evaluation of a multiple-threaded multiple-pipelined Java']Java processor
    Chu, WM
    Li, YM
    [J]. 6TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL V, PROCEEDINGS: COMPUTER SCI I, 2002, : 281 - 286
  • [3] Behavioral simulation and performance evaluation of multi-processor architectures
    Mahmood, A
    [J]. VLSI DESIGN, 1996, 4 (01) : 59 - 68
  • [4] A PERFORMANCE MODELING AND EVALUATION OF THE CAMBRIDGE FAST RING
    ZAFIROVICVUKOTIC, M
    NIEMEGEERS, IG
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (09) : 1110 - 1125
  • [5] Performance Evaluation of a Fuzzy processor
    Jothi, M.
    Balamurugan, N. B.
    Harikumar, R.
    [J]. 2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [6] Automatic network modeling, simulation and performance evaluation
    Fahmy, HI
    Douligeris, C
    [J]. SOUTHCON/96 - CONFERENCE RECORD, 1996, : 516 - 520
  • [7] Performance evaluation of network processor architectures:: combining simulation with analytical estimation
    Chakraborty, S
    Künzli, S
    Thiele, L
    Herkersdorf, A
    Sagmeister, P
    [J]. COMPUTER NETWORKS, 2003, 41 (05) : 641 - 665
  • [8] Network Modeling and Performance Evaluation for G.Fast
    Statovci, Driton
    Odling, Per
    Zhang, Chao
    Mecklenbrauker, Christoph
    [J]. IEEE ACCESS, 2021, 9 : 164026 - 164036
  • [9] Fast cycle-accurate behavioral simulation for pipelined processors using early pipeline evaluation
    Park, IC
    Kang, S
    Yi, Y
    [J]. ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 138 - 141
  • [10] Processor performance modeling using symbolic simulation
    Azizi, Omid
    Collins, Jamison
    Patil, Dinesh
    Wang, Hong
    Horowitz, Mark
    [J]. ISPASS 2008: IEEE INTERNATIONAL SYMPOSIUM ON PERFORMANCE ANALYSIS OF SYSTEMS AND SOFTWARE, 2008, : 127 - +