Minority Carrier Disturb in Thyristor Memory Arrays and a Novel Cell Design for High Density DRAM

被引:0
|
作者
Luan, Harry [1 ]
Axelrad, Valery [2 ]
Bateman, Bruce [1 ]
Cheng, Charlie [1 ]
机构
[1] Kilopass Technol Inc, 2895 Zanker Rd, San Jose, CA 95134 USA
[2] SEQUOIA Design Syst Inc, Woodside, CA USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Inter-cell disturb from minority carriers is found to be one of the major problems for scaling cross-point vertical Thyristor arrays. Cell designs with minority carrier lifetime killers and deep trench isolations are either ineffective or difficult to manufacture. This paper discloses a novel MBWVLT cell that achieves a 5F2 bit cell area, is compatible with existing DRAM fabrication tools, and devoid of any minority carrier disturbance. A well calibrated TCAD simulator is used to fully verify both DC and AC operations of cell strings.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [41] HIGH-DENSITY CELL ARRAYS OFFER FAST TURNAROUND
    WEBER, S
    ELECTRONICS, 1992, 65 (08): : 17 - 17
  • [42] Low-damage gate etching with high degree of anisotropy in high-density DRAM cell
    Kim, IG
    Kim, NS
    Park, JS
    Park, DY
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2002, 41 (4B): : 2380 - 2384
  • [43] A CIRCUIT-DESIGN TO SUPPRESS ASYMMETRICAL CHARACTERISTICS IN HIGH-DENSITY DRAM SENSE AMPLIFIERS
    YAMAUCHI, H
    YABU, T
    YAMADA, T
    INOUE, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (01) : 36 - 41
  • [44] DYNAMIC CROSS-COUPLED BIT-LINE CONTENT ADDRESSABLE MEMORY CELL FOR HIGH-DENSITY ARRAYS
    WADE, JP
    SODINI, CG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (01) : 119 - 121
  • [45] Improvement of robustness against write disturbance by novel cell design for high density MRAM
    Kai, T
    Yoshikawa, M
    Nakayama, M
    Fukuzumi, Y
    Nagase, I
    Kitagawa, E
    Ueda, T
    Kishi, T
    Ikegawa, S
    Asao, Y
    Tsuchida, K
    Yoda, H
    Ishiwata, N
    Hada, H
    Tahara, S
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 583 - 586
  • [46] Cell Devices for High-Density Flash Memory
    Lee, Jong-Ho
    Kim, Young Min
    Bae, Sung-Ho
    Han, Kyung-Rok
    Cho, Il-Hwan
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 819 - +
  • [47] On the control design and robustness analysis for high-density microcantilever arrays
    Sarwar, Azeem
    Voulgaris, Petros G.
    Salapaka, Srinivasa M.
    JOURNAL OF VIBRATION AND CONTROL, 2011, 17 (08) : 1195 - 1210
  • [48] Novel Hybrid DRAM/MRAM Design for Reducing Power of High Performance Mobile CPU
    Abe, Keiko
    Noguchi, Hiroki
    Kitagawa, Eiji
    Shimomura, Naoharu
    Ito, Junichi
    Fujita, Shinobu
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [49] Concordant memory-array design: An integrated statistical approach for high-quality gigabit-DRAM design
    Akiyama, S
    Sekiguchi, T
    Kajigaya, K
    Hanzawa, S
    Takemura, R
    Kawahara, T
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 163 - 166
  • [50] A Novel Emulator Design for Phase Change Memory Cell
    Ong, Ming Hong
    El-Hassan, Nemat H.
    Kumar, T. Nandha
    Almurib, Haider Abbas F.
    2014 2ND INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN (ICED), 2014, : 100 - 104