Minority Carrier Disturb in Thyristor Memory Arrays and a Novel Cell Design for High Density DRAM

被引:0
|
作者
Luan, Harry [1 ]
Axelrad, Valery [2 ]
Bateman, Bruce [1 ]
Cheng, Charlie [1 ]
机构
[1] Kilopass Technol Inc, 2895 Zanker Rd, San Jose, CA 95134 USA
[2] SEQUOIA Design Syst Inc, Woodside, CA USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Inter-cell disturb from minority carriers is found to be one of the major problems for scaling cross-point vertical Thyristor arrays. Cell designs with minority carrier lifetime killers and deep trench isolations are either ineffective or difficult to manufacture. This paper discloses a novel MBWVLT cell that achieves a 5F2 bit cell area, is compatible with existing DRAM fabrication tools, and devoid of any minority carrier disturbance. A well calibrated TCAD simulator is used to fully verify both DC and AC operations of cell strings.
引用
收藏
页码:56 / 59
页数:4
相关论文
共 50 条
  • [1] A capacitorless double-gate DRAM cell design for high density applications
    Kuo, C
    King, TJ
    Hu, CM
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 843 - 846
  • [2] A Novel Flash Memory Cell and Design Optimization for High Density and Low Power Application
    Wu, Huiwei
    Qin, Shiqiang
    Cai, Yimao
    Tang, Poren
    Zhan, Zhan
    Huang, Qianqian
    Huang, Ru
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [4] A FERROELECTRIC DRAM CELL FOR HIGH-DENSITY NVRAMS
    MOAZZAMI, R
    HU, CM
    SHEPHERD, WH
    IEEE ELECTRON DEVICE LETTERS, 1990, 11 (10) : 454 - 456
  • [5] A NOVEL MEMORY CELL ARCHITECTURE FOR HIGH-DENSITY DRAMS
    OHTA, Y
    MIMOTO, T
    TORIMARU, Y
    MIYAKE, R
    SHARP TECHNICAL JOURNAL, 1990, (44): : 47 - 50
  • [6] A novel capacitor-less DRAM cell using thin capacitively-coupled thyristor (TCCT)
    Cho, HJ
    Nemati, F
    Roy, R
    Gupta, R
    Yang, K
    Ershov, M
    Banna, S
    Tarabbia, M
    Sallig, C
    Hayes, D
    Mittal, A
    Robins, S
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 321 - 324
  • [7] Design of a Novel Capacitorless DRAM Cell with Enhanced Retention Performance
    Wang, Peng-Fei
    Gong, Yi
    Ding, Shi-Jin
    Zhang, David Wei
    Zhang, Shi-Li
    2009 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2009, : 41 - 44
  • [8] Memory Cell for High-Density Arrays Based on a Multiterminal Superconducting-Ferromagnetic Device
    Nevirkovets, I. P.
    Mukhanov, O. A.
    PHYSICAL REVIEW APPLIED, 2018, 10 (03):
  • [9] ADVANCING MEMORY DENSITY: A NOVEL DESIGN FOR MULTIPLE-BIT-PER-CELL PHASE CHANGE MEMORY
    Cinar, Ibrahim
    KONYA JOURNAL OF ENGINEERING SCIENCES, 2024, 12 (03):
  • [10] A high-density DRAM cell with built-in gain stage
    Kamoulakos, G
    Tsiatouhas, Y
    Chrisanthopoulos, A
    Arapoyanni, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (06) : 1194 - 1199