A Reconfigurable Hardware Platform Implementation for Software Defined Radio using Dynamic Partial Reconfiguration on Xilinx Zynq FPGA

被引:0
|
作者
Kamaleldin, Ahmed [1 ]
Hosny, Sherif [2 ]
Mohamed, Khaled [3 ]
Gamal, Mostafa [1 ]
Hussien, Abdelrhman [1 ,4 ]
Elnader, Eslam [1 ]
Shalash, Ahmed [1 ]
Obeid, Abdelfattah M.
Ismail, Yehea [5 ,6 ]
Mostafa, Hassan [1 ,5 ,6 ]
机构
[1] Cairo Univ, Elect & Commun Engn Dept, Giza 12613, Egypt
[2] Mentor Graph Corp, Heliopolis, Egypt
[3] German Univ Cairo, Fac Informat Engn & Technol, Elect Dept, Cairo, Egypt
[4] KACST, Riyadh, Saudi Arabia
[5] Amer Univ Cairo, Ctr Nanoelect & Devices, Cairo, Egypt
[6] Zewail City Sci & Technol, Cairo, Egypt
基金
加拿大自然科学与工程研究理事会;
关键词
Reconfigurable Architecture; Dynamic Partial Reconfiguration; Software Defined Radio; Partitioning;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic Partial Reconfiguration (DPR) can be used efficiently to implement a reconfigurable hardware platform for Software Defined Radio system that supports multiple wireless standards. This method optimizes several design metrics such as hardware resources, power, and reconfiguration time. Nevertheless, partitioning is a challengeable issue in the DPR flow. In this work, we implement two design approaches: one with single-partition approach and another with multi-partitions using a partitioning algorithm, introduced in the literature. A complete DPR design flow is discussed. Also, a comparison between the two approaches is evaluated on a Xilinx Zynq FPGA. It is observed that the multi-partitions-based approach gives 16% less reconfiguration time while reducing the reconfiguration area and power consumption by 4.5% and 9.8% respectively.
引用
收藏
页码:1540 / 1543
页数:4
相关论文
共 50 条
  • [31] Analysis and implementation of software defined radio receiver platform
    Xu, Xinyu
    Bosisio, Renato G.
    Wu, Ke
    [J]. 2005 ASIA-PACIFIC MICROWAVE CONFERENCE PROCEEDINGS, VOLS 1-5, 2005, : 3221 - 3224
  • [32] Implementation of PCC OFDM on a Software Defined Radio platform
    Kongara, Gayathri
    Armstrong, Jean
    [J]. 2016 26TH INTERNATIONAL TELECOMMUNICATION NETWORKS AND APPLICATIONS CONFERENCE (ITNAC), 2016, : 295 - 299
  • [33] Software Defined Radio - Design and implementation of complete platform
    Pawlowski, P.
    Dabrowski, A.
    Skrzypek, P.
    Roszak, P.
    Palejko, A.
    Walenciak, T.
    Mor, M.
    [J]. 2011 IEEE 14TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2011, : 155 - 158
  • [34] Hardware acceleration for object detection using YOLOv4 algorithm on Xilinx Zynq platform
    Babu, Praveenkumar
    Parthasarathy, Eswaran
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2022, 19 (05) : 931 - 940
  • [35] Handel-C implementation of Early-Access Partial-Reconfiguration for Software Defined Radio
    Nezami, Kasra G.
    Stephens, Peter W.
    Walker, Stuart D.
    [J]. WCNC 2008: IEEE WIRELESS COMMUNICATIONS & NETWORKING CONFERENCE, VOLS 1-7, 2008, : 1103 - +
  • [36] Hardware acceleration for object detection using YOLOv4 algorithm on Xilinx Zynq platform
    Praveenkumar Babu
    Eswaran Parthasarathy
    [J]. Journal of Real-Time Image Processing, 2022, 19 : 931 - 940
  • [37] Dynamic hardware plugins in an FPGA with partial run-time reconfiguration
    Horta, EL
    Lockwood, JW
    Taylor, DE
    Parlour, D
    [J]. 39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 343 - 348
  • [38] Investigation of the Xilinx SEM Core on a Zynq-based Software-Defined Radio under Proton Irradiation
    Stehle, F.
    Budroweit, J.
    Eichstaedt, F.
    [J]. 2023 IEEE RADIATION EFFECTS DATA WORKSHOP, REDW IN CONJUNCTION WITH 2023 NSREC, 2023, : 47 - 50
  • [39] FPGA Implementation of Viterbi Decoder for Software Defined Radio Applications
    Swathi, I.
    Rajaram, S.
    [J]. 2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 2070 - 2073
  • [40] FPGA Based Hardware Implementation of Image Filter With Dynamic Reconfiguration Architecture
    Rajan, B.
    Ravi, S.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2006, 6 (12): : 121 - 127