A Wide-Range All-Digital Delay-Locked Loop for DDR1-DDR5 Applications

被引:6
|
作者
Tsai, Chih-Wei [1 ]
Chiu, Yu-Ting [1 ,2 ]
Tu, Yo-Hao [1 ,3 ]
Cheng, Kuo-Hsing [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Taoyuan 32001, Taiwan
[2] Elite Semicond Microelect Technol Inc, Hsinchu 30077, Taiwan
[3] MediaTek Inc, Hsinchu 30078, Taiwan
关键词
Delays; Harmonic analysis; Clocks; Jitter; Delay lines; Image edge detection; Synchronization; All-digital delay-locked loop (ADDLL); double data rate (DDR); duty cycle; harmonic locking; synchronous mirror delay (SMD); 256-MB SDRAM; DLL;
D O I
10.1109/TVLSI.2021.3098171
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A high-speed wide-range all-digital delay-locked loop (ADDLL) suitable for double data rate (DDR1)-DDR5 applications is proposed. The proposed architecture combines the advantages of synchronous mirror delay and delay-locked loop (DLL), which can solve the dynamic tracking problem without requiring a long locking time. In addition, the operating range of the aforementioned architecture is extended through harmonic locking detection and autocalibration technologies. For verification, an experimental chip was fabricated using a 90-nm standard CMOS process with a 1-V power supply. The core area occupies 381 mu m x 234 mu m. The measurement results indicate that the operating range of the proposed ADDLL was from 0.1 to 2.7 GHz, and the peak-to-peak period jitter was less than 5 ps. The output error was less than 1.9%, and the maximum quadrature phase error was 3.61 degrees.
引用
收藏
页码:1720 / 1729
页数:10
相关论文
共 50 条
  • [41] All-Digital Fast-Locking Delay-Locked Loop Using a Cyclic-Locking Loop for DRAM
    Jung, Dong-Hoon
    An, Young-Jae
    Ryu, Kyungho
    Park, Jung-Hyun
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (11) : 1023 - 1027
  • [42] Design of Delay-Locked Loop for Wide Frequency Locking Range
    Chen, Hsun-Hsiang
    Wong, Zih-Hsiang
    Chen, Shen-Li
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 302 - 305
  • [43] A 0.6 V Low-Power Wide-Range Delay-Locked Loop in 0.18 μm CMOS
    Lu, Chung-Ting
    Hsieh, Hsieh-Hung
    Lu, Liang-Hung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (10) : 662 - 664
  • [44] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop
    Quchani, Mohammadreza Esmaeilpour
    Maymandi-Nejad, Mohammad
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
  • [45] An all-analog multiphase delay-locked loop using a replica delay line for wide-range operation and low-jitter performance
    Moon, Y
    Choi, J
    Lee, K
    Jeong, DK
    Kim, MK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) : 377 - 384
  • [46] A Portable Wide-Range All-Digital Phase-Locked Loop with Fast Settling Time in 180 nm CMOS
    Xie, Lin-lin
    Qiao, Shu-shan
    Wang, Yang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 545 - 547
  • [47] An Asynchronous Fully Digital Delay Locked Loop for DDR SDRAM Data Recovery
    Garside, J. D.
    Furber, S. B.
    Temple, S.
    Clark, D. M.
    Plana, L. A.
    2012 18TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2012, : 49 - 56
  • [48] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Chang, Chia-Lin
    IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
  • [49] A wide tuning range, fractional multiplying delay-locked loop topology for frequency hopping applications
    Tajalli, A
    Torkzadeh, P
    Atarodi, M
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2006, 46 (03) : 203 - 214
  • [50] A Wide Tuning Range, Fractional Multiplying Delay-Locked Loop Topology for Frequency Hopping Applications
    Armin Tajalli
    Pooya Torkzadeh
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2006, 46 : 203 - 214