共 50 条
- [42] Design of Delay-Locked Loop for Wide Frequency Locking Range 2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 302 - 305
- [44] Design of a Low-Power Linear SAR-Based All-Digital Delay-Locked Loop 2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 118 - 124
- [46] A Portable Wide-Range All-Digital Phase-Locked Loop with Fast Settling Time in 180 nm CMOS 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 545 - 547
- [47] An Asynchronous Fully Digital Delay Locked Loop for DDR SDRAM Data Recovery 2012 18TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC), 2012, : 49 - 56
- [48] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
- [50] A Wide Tuning Range, Fractional Multiplying Delay-Locked Loop Topology for Frequency Hopping Applications Analog Integrated Circuits and Signal Processing, 2006, 46 : 203 - 214