DESIGN AND FPGA IMPLEMENTATION OF A 100 GBIT/S OPTICAL TRANSPORT NETWORK PROCESSOR

被引:0
|
作者
Bernardo, Rodrigo [1 ]
Salvador, Arley H. [1 ]
Mobilon, Eduardo [1 ]
Monte, Luis R. [1 ]
Boisclair, Stephane [2 ]
Warshawsky, Avrum [2 ]
机构
[1] CPqD Telecom R&D Ctr, Campinas, SP, Brazil
[2] Hardent Inc, Montreal, PQ, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and architecture of an OTN Processor, fully implemented in FPGA devices, that provides transport for Ethernet traffic running at 100 Gbit/s into a long-haul optical network, and regeneration of that OTN signal along the path. In addition to the OTN structure overview, we show how the data are synchronized in the ingress interface, the rate justification and mapping mechanisms, the architecture of the FEC codec, and the FPGAs resource usage. The newest FPGAs allow flexibility and optimal performance for high-speed and high-density designs, as presented in this work. An FPGA platform was used to demonstrate the developed applications in the lab.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Design of FPGA Based Convolutional Neural Network Co-Processor
    Yang Y.
    Zhang G.
    Liang F.
    He P.
    Wu B.
    Gao Z.
    Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2018, 52 (07): : 153 - 159
  • [42] Design and implementation of direction measurement for a sound event using DSP processor and FPGA
    Janarthanan, N
    Uppili, R
    Rao, KS
    PROCEEDINGS OF THE IEEE INDICON 2004, 2004, : 62 - 65
  • [43] Smart Card Chip Design Implementation on ARM Processor-based FPGA
    Yaakob, Wira Firdaus Hj
    Manab, Hafizul Hasni
    Adzmi, Siti Noorashikin Md
    2014 IEEE 3RD GLOBAL CONFERENCE ON CONSUMER ELECTRONICS (GCCE), 2014, : 294 - 297
  • [44] A Gbps IPSec SSL Security Processor Design and Implementation in an FPGA Prototyping Platform
    Haixin Wang
    Guoqiang Bai
    Hongyi Chen
    Journal of Signal Processing Systems, 2010, 58 : 311 - 324
  • [45] Design and Implementation of Two-Dimensional Bidirectional CFAR Processor Based on FPGA
    Gao W.
    Xie F.
    Jiang R.
    Yang H.
    Wang X.
    Lü Y.
    Wang, Xiaohua (xh_wong@bit.edu.cn), 1600, Beijing Institute of Technology (41): : 536 - 541
  • [46] FPGA implementation of controller-datapath pair in custom image processor design
    Jiang, HT
    Öwall, V
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 141 - 144
  • [47] A Gbps IPSec SSL Security Processor Design and Implementation in an FPGA Prototyping Platform
    Wang, Haixin
    Bai, Guoqiang
    Chen, Hongyi
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 58 (03): : 311 - 324
  • [48] Design and Implementation of Configurable Convolutional Neural Network on FPGA
    Huynh Vinh Phu
    Tran Minh Tan
    Phan Van Men
    Nguyen Van Hieu
    Truong Van Cuong
    PROCEEDINGS OF 2019 6TH NATIONAL FOUNDATION FOR SCIENCE AND TECHNOLOGY DEVELOPMENT (NAFOSTED) CONFERENCE ON INFORMATION AND COMPUTER SCIENCE (NICS), 2019, : 298 - 302
  • [49] Compact receiver module with integrated optical De-multiplexer for 40 Gbit/s and 100 Gbit/s
    Kawamura, Masanobu
    Nakajima, Fumihiro
    Oomori, Hiroyasu
    Hara, Hiroshi
    Yasaki, Atsushi
    SEI Technical Review, 2015, (80): : 66 - 70
  • [50] Network processor design for optical burst switched networks
    Mehrotra, P
    Baldine, I
    Stevenson, D
    Franzon, P
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 296 - 300