Combinatorial architectural level power optimization for a class of orthogonal transforms

被引:0
|
作者
Ben Dhaou, I [1 ]
Tenhunen, H [1 ]
机构
[1] Royal Inst Technol, Elect Syst Design Lab, Dept Elect, KTH Electrum, S-16440 Kista, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we present a new technique for low-power architecture synthesis of a class of orthogonal transforms. The core of this technique is based on combinatorial optimization, where, the metrics of the graph computed using architectural level power dissipation (ALPD). The ALPD uses the electrical characteristics of the basic building blocks or intellectual properly (IP). Thus, it requires a well-characterized low-power library. The advantage of this technique is the optimal architecture selection at high-level of the design abstraction. We demonstrate this technique for low-power architecture synthesis implementing N-point Fast Fourier Transform (FFT) and Fast Wavelet Transform (FWT). Moreover we developed a model for low-power library characterization of the arithmetic units, using a linear regression, hating an accuracy over 80% when comparing with spice level simulation.
引用
收藏
页码:70 / 75
页数:6
相关论文
共 50 条
  • [41] Design of efficient architectures for discrete orthogonal transforms using bit level systolic structures
    Amira, A
    Bouridane, A
    Milligan, P
    Belatreche, A
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (01): : 17 - 24
  • [42] Architectural power estimation based on behavior level profiling
    Katkoori, S
    Vemuri, R
    VLSI DESIGN, 1998, 7 (03) : 255 - 270
  • [43] Quantum-inspired evolutionary algorithm for a class of combinatorial optimization
    Han, KH
    Kim, JH
    IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2002, 6 (06) : 580 - 593
  • [44] DECOMPOSITION METHOD OF SOLVING A CLASS OF COMBINATORIAL OPTIMIZATION PROBLEMS.
    Kravets, V.L.
    Sergienko, I.V.
    1600, (19):
  • [46] Using architectural-level tools to estimate power
    Frenkil, J
    COMPUTER DESIGN, 1996, 35 (10): : 127 - &
  • [47] New metrics for architectural level power performance evaluation
    Jia, LH
    Gao, YH
    Tenhunen, H
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL II: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 549 - 552
  • [48] Architectural level hierarchical power estimation of control units
    Chen, RY
    Irwin, MJ
    Bajwa, RS
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 211 - 215
  • [49] Architectural power estimation based on behavior level profiling
    Univ of South Florida, Tampa, United States
    VLSI Des, 3 (255-270):
  • [50] Optimal design of generalized lapped orthogonal transforms: Multiobjective optimization techniques and experimental results
    Shimodaira, H
    IEEE FIFTH INTERNATIOANL SYMPOSIUM ON MULTIMEDIA SOFTWARE ENGINEERING, PROCEEDINGS, 2003, : 102 - 109