A 6.5-12.5-Gb/s Half-Rate Single-Loop All-Digital Referenceless CDR in 28-nm CMOS

被引:29
|
作者
Yu, Changzhi [1 ]
Sa, Euije [2 ]
Jin, Soowan [3 ]
Park, Himchan [1 ]
Shin, Jongshin [4 ]
Burm, Jinwook [1 ]
机构
[1] Sogang Univ, Dept Elect Engn, Seoul 04107, South Korea
[2] SK Hynix, Icheon 17336, South Korea
[3] LG Elect, Seoul 06772, South Korea
[4] Samsung Elect Co Ltd, Foundry Div, Hwaseong 18448, South Korea
关键词
Digital loop filter; digitally controlled oscillator (DCO); extended bang-bang phase detector (XBBPD); half-rate sampling; high-speed integrated circuits; referenceless clock and data recovery (CDR); CLOCK; DESIGN; GB/S;
D O I
10.1109/JSSC.2020.3005750
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a novel method for frequency tracking based on an extended bang-bang phase detector (XBBPD) in a referenceless clock and data recovery (CDR) circuit. The XBBPD-based structure has a frequency tracking range that completely covers the tuning range of the digitally controlled oscillator (DCO) with a fast locking feature. To minimize the loop delay and thereby improve the jitter tolerance, the CDR design includes an additional proportional path that is realized by directly controlling the phase of the oscillator with the output signal of the phase detector. The design is all-digital, including digital filters that simplify the design. The CDR occupies an active area of 0.031 mm(2), implemented in a 28-nm CMOS process. The receiver operates up to 12.5 Gb/s. The frequency locking time, measured as the time required for every 1-Gb/s change in the input data, is 320 ns. The power consumption is only 21.13 mW, corresponding to an energy efficiency of 2.11 pJ/bit.
引用
收藏
页码:2831 / 2841
页数:11
相关论文
共 29 条
  • [1] Referenceless single-loop CDR with a half-rate linear PD and frequency acquisition technique
    Kim H.R.
    Chun J.-H.
    Chun, J.-H. (jhchun@skku.edu), 1600, John Wiley and Sons Inc (56): : 237 - 239
  • [2] Referenceless single-loop CDR with a half-rate linear PD and frequency acquisition technique
    Kim, H. R.
    Chun, J. -H.
    ELECTRONICS LETTERS, 2020, 56 (05) : 237 - +
  • [3] A 22.5-to-32-Gb/s 3.2-pJ/b Referenceless Baud-Rate Digital CDR With DFE and CTLE in 28-nm CMOS
    Rahman, Wahid
    Yoo, Danny
    Liang, Joshua
    Sheikholeslami, Ali
    Tamura, Hirotaka
    Shibasaki, Takayuki
    Yamaguchi, Hisakatsu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) : 3517 - 3531
  • [4] A 10-Gb/s, 0.03-mm2, 1.28-pJ/bit Half-Rate Injection-Locked CDR With Path Mismatch Tracking Loop in a 28-nm CMOS Technology
    Choo, Min-Seong
    Park, Kwanseo
    Ko, Han-Gon
    Cho, Sung-Yong
    Lee, Kwangho
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (10) : 2812 - 2822
  • [5] A DC-to-12.5 Gb/s 9.76 mW/Gb/s All-Rate CDR With a Single LC VCO in 90 nm CMOS
    Yoon, Jong-Hyeok
    Kwon, Soon-Won
    Bae, Hyeon-Min
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (03) : 856 - 866
  • [6] A 6.7-11.2 Gb/s, 2.25 pJ/bit, Single-Loop Referenceless CDR With Multi-Phase, Oversampling PFD in 65-nm CMOS
    Park, Kwanseo
    Bae, Woorham
    Lee, Jinhyung
    Hwang, Jeongho
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (10) : 2982 - 2993
  • [7] 1.4-8 Gb/s Low Power Quarter-Rate Single-Loop Referenceless CDR With Unlimited Capture Range
    Kim, Jin-Ho
    Kim, Tae Ho
    Lee, Hyung-Wook
    Park, Jeong-Mi
    Kang, Jin-Ku
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (09) : 4061 - 4065
  • [8] A Referenceless All-Digital Fast Frequency Acquisition Full-Rate CDR Circuit for USB 2.0 in 65nm CMOS Technology
    Chung, Ching-Che
    Dai, Wei-Cheng
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 217 - 220
  • [9] A DC-to-12.5Gb/s 4.88mW/Gb/s All-rate CDR with a single LC VCO in 90nm CMOS
    Yoon, Jong-Hyeok
    Kwon, Soon-Won
    Bae, Hyeon-Min
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [10] All-digital half- rate referenceless CDR with single direction frequency sweep scheme using asymmetric binary phase detector
    Yu, Changzhi
    Park, Himchan
    Huang, Qiwei
    Lee, Daewung
    Kim, Hyunmook
    Lee, Hyunbae
    Burm, Jinwook
    IEICE ELECTRONICS EXPRESS, 2020, 17 (06):