GigaNetIC -: A scalable embedded on-chip multiprocessor architecture for network applications

被引:0
|
作者
Niemann, JC [1 ]
Puttmann, C [1 ]
Porrmann, M [1 ]
Rückert, U [1 ]
机构
[1] Unid Paderborn, Heinz Nixdorf Inst, Paderborn, Germany
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present the prototypical implementation of the scalable GigaNetIC chip multiprocessor architecture. We use an FPGA-based rapid prototyping system to verify the functionality of our architecture in a network application scenario before we are going to fabricate the ASIC in a modem CMOS standard cell technology. The rapid prototyping environment gives us the opportunity to test our multiprocessor architecture with Ethernet-based data streams in a real network scenario. Our system concept is based on a massively parallel processor structure. Due to its regularity, our architecture can be easily scaled to accommodate a wide range of packet processing applications with disparate performance and throughput requirements at high reliability. Furthermore, the composition from predefined building blocks guarantees fast design cycles and simplifies system verification. We present standard cell synthesis results as well as a performance analysis for a firewall application with various couplings of hardware accelerators.
引用
收藏
页码:268 / 282
页数:15
相关论文
共 50 条
  • [1] Resource efficiency of the GigaNetIC chip multiprocessor architecture
    Niemann, Jorg-Christian
    Puttmann, Christoph
    Porrmann, Mario
    Rueckert, Ulrich
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (5-6) : 285 - 299
  • [2] An isometric on-chip multiprocessor architecture
    Ogoubi, Etienne
    Hafid, Abdel Hakim
    Turcotte, Marcel
    [J]. 2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 991 - +
  • [3] An analyzable on-chip network architecture for embedded systems
    Luedtke, Daniel
    Tutsch, Dietmar
    Hommel, Guenter
    [J]. EMBEDDED SYSTEMS - MODELING, TECHNOLOGY AND APPLICATIONS, PROCEEDINGS, 2006, : 63 - +
  • [4] Architecture, On-Chip Network and Programming Interface Concept for Multiprocessor System-on-Chip
    Samman, Faisal Arya
    Dollak, Bjoern
    Antoni, Jonatan
    Hollstein, Thomas
    [J]. 2016 INTERNATIONAL CONFERENCE ON SMART GREEN TECHNOLOGY IN ELECTRICAL AND INFORMATION SYSTEMS (ICSGTEIS), 2016, : 155 - 160
  • [5] Scalable architecture for a contention-free optical network on-chip
    Koohi, Somayyeh
    Hessabi, Shaahin
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2012, 72 (11) : 1493 - 1506
  • [6] Modular on-chip multiprocessor for routing applications
    Berrayana, S
    Faure, E
    Genius, D
    Pétrot, F
    [J]. EURO-PAR 2004 PARALLEL PROCESSING, PROCEEDINGS, 2004, 3149 : 846 - 855
  • [7] Architecture of the on-chip debug module for a multiprocessor system
    Zhang, Kexin
    Yu, Jian
    [J]. CIVIL, ARCHITECTURE AND ENVIRONMENTAL ENGINEERING, VOLS 1 AND 2, 2017, : 1505 - 1509
  • [8] A complete strategy for testing an on-chip multiprocessor architecture
    Aktouf, C
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (01): : 18 - 28
  • [9] An architecture and compiler for scalable on-chip communication
    Liang, H
    Laffely, A
    Srinivasan, S
    Tessier, R
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (07) : 711 - 726
  • [10] Scalable architecture for on-chip neural network training using swarm intelligence
    Farmahini-Farahani, Amin
    Fakhraie, Sied Mehdi
    Safari, Saeed
    [J]. 2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 1182 - 1187