High performance hardware implementation architecture for DWT of lifting scheme

被引:0
|
作者
Hao, Yanling [1 ]
Liu, Ying [1 ]
Wang, Renlong [1 ]
机构
[1] Harbin Engn Univ, Coll Automat, Harbin 15001, Peoples R China
关键词
D O I
10.1109/IIH-MSP.2008.56
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
On the problem that the hardware overhead of hardware implementation architecture for discrete wavelet transform wastes a lot, on the basis of flipping structure, we propose a high performance hardware implementation architecture. The architecture merges the lifting step and adopts the pipelined design to adjust the primitive data path. The proposed 2-D DWT architecture consists of four parts: column filter module, 2 x 2 transposing module, row filter module and scaling module. The column filter and row filter process simultaneously. The 2 x 2 transposing module makes it true that several registers substitute a lot of intermediate transposing memory. The architecture introduces 4 to 1 multiplexer into scaling module. Experimental results show that the proposed architecture, under the tight critical path, can efficiently reduce the hardware overhead and save the hardware power.
引用
收藏
页码:1255 / 1258
页数:4
相关论文
共 50 条
  • [21] Modified Lifting Scheme Algorithm for DWT with Optimized Latency & Throughput and FPGA Implementation for Low Power & Area
    Mohan, Murali S.
    Sathyanarayana, P.
    2016 IEEE INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTER APPLICATIONS (ICACA), 2016, : 351 - 356
  • [22] Implementation of DWT in Subgridding FDTD Scheme
    Sun, Zheng
    Shi, Lihua
    Tan, Jianwen
    Tang, Weidong
    2017 IEEE 5TH INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC-BEIJING), 2017,
  • [23] Implementation of a high-performance hardware architecture for binary morphological image processing operations
    Velten, K
    Kummert, A
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 241 - 244
  • [24] High-performance Hardware Architecture Design and Implementation of Ed25519 Algorithm
    Yu Bin
    Huang Hai
    Liu Zhiwei
    Zhao Shilei
    Na Ning
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (07) : 1821 - 1827
  • [25] Closely-Coupled Lifting Hardware for Efficient DWT Computation in an SoC
    Rajul Bansal
    Abhijit Karmakar
    Journal of Signal Processing Systems, 2020, 92 : 225 - 237
  • [26] Closely-Coupled Lifting Hardware for Efficient DWT Computation in an SoC
    Bansal, Rajul
    Karmakar, Abhijit
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2020, 92 (02): : 225 - 237
  • [27] Novel Memory Efficient Hardware Architecture for 5/3 Lifting-Based 2D Inverse DWT
    Savic, Goran
    Rajovic, Vladimir
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (07)
  • [28] A Parallel-based Lifting Algorithm and VLSI Architecture for DWT
    Xiong Chengyi Tian Jinwen Liu Jian Gao Zhirong (The State Key Lab of Education Commission for Image Processing and Intelligent Control
    Journal of Electronics(China), 2006, (02) : 244 - 248
  • [29] Memory efficient VLSI Architecture for Lifting-based DWT
    Darji, A. D.
    Limaye, Ankur
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 189 - 192
  • [30] Pipeline and Parallel Processor Architecture for Fast Computation of 3D-DWT using Modified Lifting Scheme
    Kumar, C. Ashok
    Madhavi, B. K.
    Lalkishore, K.
    PROCEEDINGS OF THE 2016 IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2016, : 2123 - 2128