An Area-efficient Hexagonal Interconnection Network for Multi-core Processors

被引:0
|
作者
Kresch, Edward [1 ]
Wang, Xiaofang [1 ]
机构
[1] Villanova Univ, Dept Elect & Comp Engn, Villanova, PA 19085 USA
关键词
network on chip; 1-word buffering; hexagonal network;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the rapid increase in the number of processor cores on a chip, packet-switching networks on chip (NoCs) have emerged as a promising paradigm for designing scalable communication infrastructures for future multi-core processors. The quest for high-performance networks, however, has led to very area-consuming and complex routers with marginal return in performance. On the other hand, studies show that real parallel applications generate traffic at a much lower rate than the offered rate at the cost of expensive and power-hungry buffers. This paper presents a low-cost hexagonal network design with only one buffer in each router. Efficient routing algorithms are proposed. Extensive simulation results with a 19-node network show that our network, in addition to its lower cost, provides low network latency under low to medium network load, which matches the communication requirement imposed by applications for multi-core processors.
引用
收藏
页码:39 / 46
页数:8
相关论文
共 50 条
  • [41] Designing an efficient parallel spectral clustering algorithm on multi-core processors in Julia
    Huo, Zenan
    Mei, Gang
    Casolla, Giampaolo
    Giampaolo, Fabio
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2020, 138 : 211 - 221
  • [42] PEPS: predictive energy-efficient parallel scheduler for multi-core processors
    Zeinab Maghsoud
    Hamid Noori
    Saadat Pour Mozaffari
    [J]. The Journal of Supercomputing, 2021, 77 : 6566 - 6585
  • [43] Efficient Continuous Skyline Computation on Multi-Core Processors Based on Manhattan Distance
    Montahaie, Ehsan
    Ghafouri, Milad
    Rahmani, Saied
    Ghasemi, Hanie
    Bakhtiar, Farzad Sharif
    Zamanshoar, Rashid
    Jafari, Kianoush
    Gavahi, Mohsen
    Mirzaei, Reza
    Ahmadzadeh, Armin
    Gorgin, Saeid
    [J]. 2015 ACM/IEEE INTERNATIONAL CONFERENCE ON FORMAL METHODS AND MODELS FOR CODESIGN (MEMOCODE), 2015, : 56 - 59
  • [44] An efficient method for mining frequent sequential patterns using multi-Core processors
    Huynh, Bao
    Vo, Bay
    Snasel, Vaclav
    [J]. APPLIED INTELLIGENCE, 2017, 46 (03) : 703 - 716
  • [45] Parallel XML transformations on multi-core processors
    Sun, Yuanhao
    Li, Tianyou
    Zhang, Qi
    Yang, Jia
    Liao, Shih-wei
    [J]. ICEBE 2007: IEEE INTERNATIONAL CONFERENCE ON E-BUSINESS ENGINEERING, PROCEEDINGS, 2007, : 701 - 708
  • [46] Multi-Core Server Processors Thermal Analysis
    Xu, Guoping
    [J]. PROCEEDINGS OF THE SIXTEENTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS ITHERM 2017, 2017, : 416 - 421
  • [47] Energy Efficient Image/Video Data Transmission on Commercial Multi-Core Processors
    Lee, Sungju
    Kim, Heegon
    Chung, Yongwha
    Park, Daihee
    [J]. SENSORS, 2012, 12 (11) : 14647 - 14670
  • [48] Hardware Synchronization for Embedded Multi-Core Processors
    Stoif, Christian
    Schoeberl, Martin
    Liccardi, Benito
    Haase, Jan
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2557 - 2560
  • [49] Power Mapping and Modeling of Multi-core Processors
    Dev, Kapil
    Nowroz, Abdullah Nazma
    Reda, Sherief
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2013, : 39 - 44
  • [50] Language identification using multi-core processors
    Hanani, A.
    Carey, M. J.
    Russell, M. J.
    [J]. COMPUTER SPEECH AND LANGUAGE, 2012, 26 (05): : 371 - 383