An Area-efficient Hexagonal Interconnection Network for Multi-core Processors

被引:0
|
作者
Kresch, Edward [1 ]
Wang, Xiaofang [1 ]
机构
[1] Villanova Univ, Dept Elect & Comp Engn, Villanova, PA 19085 USA
关键词
network on chip; 1-word buffering; hexagonal network;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the rapid increase in the number of processor cores on a chip, packet-switching networks on chip (NoCs) have emerged as a promising paradigm for designing scalable communication infrastructures for future multi-core processors. The quest for high-performance networks, however, has led to very area-consuming and complex routers with marginal return in performance. On the other hand, studies show that real parallel applications generate traffic at a much lower rate than the offered rate at the cost of expensive and power-hungry buffers. This paper presents a low-cost hexagonal network design with only one buffer in each router. Efficient routing algorithms are proposed. Extensive simulation results with a 19-node network show that our network, in addition to its lower cost, provides low network latency under low to medium network load, which matches the communication requirement imposed by applications for multi-core processors.
引用
收藏
页码:39 / 46
页数:8
相关论文
共 50 条
  • [21] Area-Efficient FFT Processors for OFDM Systems
    Shin, Sung Kyung
    Sunwoo, Myung Hoon
    [J]. 2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 268 - 269
  • [22] A Freespace Crossbar for Multi-core Processors
    Victor, Michel N.
    Silzars, Aris K.
    Davidson, Edward S.
    [J]. ICS'08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL CONFERENCE ON SUPERCOMPUTING, 2008, : 56 - +
  • [23] Power Consumption in Multi-core Processors
    Balakrishnan, M.
    [J]. CONTEMPORARY COMPUTING, 2012, 306 : 3 - 3
  • [24] Thermal modeling of multi-core processors
    Xu, Guoping
    [J]. 2006 PROCEEDINGS 10TH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONICS SYSTEMS, VOLS 1 AND 2, 2006, : 96 - 100
  • [25] Efficient Performance Evaluation of Multi-Core SIMT Processors with Hot Redundancy
    Mozafari, Seyyed Hasan
    Meyer, Brett H.
    [J]. IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2018, 6 (04) : 498 - 510
  • [26] An Area-Efficient Interconnection Network for Coarse-Grain Reconfigurable Cryptographic Array
    Qu, Tongzhou
    Dai, Zibin
    Nan, Longmei
    Li, Wei
    Yin, Anqi
    [J]. 2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 710 - 713
  • [27] Understanding the Impact of the Interconnection Network Performance of Multi-core Cluster Architectures
    Hamid, Norhazlina
    Walters, Robert
    Wills, Gary
    [J]. JOURNAL OF COMPUTERS, 2016, 11 (02) : 132 - 139
  • [28] Towards Optimized Packet Classification Algorithms for Multi-Core Network Processors
    Qi, Yaxuan
    Xu, Bo
    He, Fei
    Zhou, Xin
    Yu, Jianming
    Li, Jun
    [J]. 2007 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING WORKSHOPS (ICPP), 2007, : 9 - 16
  • [29] A Parallel Packet Processing Runtime System On Multi-Core Network Processors
    Li, Yunchun
    Shan, Lianqiang
    Qiao, Xinxin
    [J]. 2012 11TH INTERNATIONAL SYMPOSIUM ON DISTRIBUTED COMPUTING AND APPLICATIONS TO BUSINESS, ENGINEERING & SCIENCE (DCABES), 2012, : 67 - 71
  • [30] An architecture for exploiting multi-core processors to parallelize network intrusion prevention
    Sommer, Robin
    Paxson, Vern
    Weaver, Nicholas
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2009, 21 (10): : 1255 - 1279