A Reconfigurable Direct RF Receiver With Jitter Analysis and Applications

被引:7
|
作者
Fudge, Gerald L. [1 ]
Azzo, Hamid M. [1 ]
Boyle, Frank A. [1 ]
机构
[1] L3 Commun Integrated Syst, Mission Integrat Div, Greenville, TX 75402 USA
关键词
Direct RF sampling; jitter; phase noise; receiver architectures; ANALOG-TO-INFORMATION; RECONSTRUCTION; ARCHITECTURE; CLOCK;
D O I
10.1109/TCSI.2012.2226491
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In typical direct radio frequency (RF) sampling receivers, the sample clock jitter results in SNR degradation on received signals that increases log linearly with RF signal frequency. De-jittering received signals is computationally expensive, especially for wideband communications signals, because the induced jitter on received signals varies as a function of RF signal frequency. This paper considers a reconfigurable direct RF receiver (RDRFR) that has a stair-step jitter pattern as a function of RF signal frequency. The RDRFR uses a two-stage sampling circuit. In the first stage, the RF input is bandpass filtered and pulse sampled without quantizing the signal. The discrete-time analog signal is then interpolated with a continuous time low-pass filter, then sampled and quantized by a traditional analog-to-digital converter. With this two-stage sampling circuit, the induced signal jitter from the RF sampling is identical for all in-band signals and is the same to within an integer scale factor for all signals, in-band or out-of-band. This key circuit property means that it is possible to remove jitter with very low computational complexity in the RDRFR. Furthermore, this result can be exploited to improve system performance with non-ideal anti-alias filters by identifying non-desired signals caused by out-of-band leakage.
引用
收藏
页码:1702 / 1711
页数:10
相关论文
共 50 条
  • [31] Analysis of clock jitter effects in wideband sigma-delta modulators for RF-applications
    Strak, A
    Gothenberg, A
    Tenhunen, H
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 339 - 342
  • [32] Interferer Induced Jitter Reduction in Bandpass CT ΣΔ Modulators for Receiver Applications
    Chi, Jiazuo
    Jain, Ankesh
    Sauerbrey, Jens
    Becker, Joachim
    Ortmanns, Maurits
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [33] Reconfigurable RF receiver using compact distributed switch matrix for array coils
    Lee, H. L.
    ELECTRONICS LETTERS, 2019, 55 (03) : 137 - +
  • [34] Phase-change Materials for Reconfigurable RF Applications
    Moon, Jeong-sun
    Seo, Hwa-chang
    Son, Kyung-Ah
    Crowell, Jack
    Le, Dustin
    Zehnder, Daniel
    2016 74TH ANNUAL DEVICE RESEARCH CONFERENCE (DRC), 2016,
  • [35] RF Front-End and Complex BPF for Reconfigurable Low-IF Receiver
    Chen, Hsiao-Chin
    Chang, Shu-Wei
    Tu, Bo-Rong
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (02): : 251 - 261
  • [36] A CMOS Digitally Controlled Oscillator for reconfigurable RF applications
    Haddad, F.
    Rahajandraibe, W.
    Ghorbel, I
    2019 IEEE 19TH MEDITERRANEAN MICROWAVE SYMPOSIUM (MMS 2019), 2019,
  • [37] Miniaturized and Reconfigurable RF Electronics Architecture for SmallSat Applications
    Aguirre, Fernando
    2020 IEEE AEROSPACE CONFERENCE (AEROCONF 2020), 2020,
  • [38] Design of a Software Defined, FPGA-Based Reconfigurable RF Measuring Receiver
    Hunter, Matthew T.
    Kourtellis, Achilleas G.
    Mikhael, Wasfy B.
    2009 IEEE AUTOTESTCON, 2009, : 368 - +
  • [39] Design of RF Front End Receiver for Biomedical Applications
    Moni, D. Jackuline
    SereneSanchia, X.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 503 - 507
  • [40] A CMOS Receiver with Single RF Channel for SMILE Applications
    Capovilla, C. E.
    Tavora, A.
    Kretly, L. C.
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 999 - 1001