A Reconfigurable Direct RF Receiver With Jitter Analysis and Applications

被引:7
|
作者
Fudge, Gerald L. [1 ]
Azzo, Hamid M. [1 ]
Boyle, Frank A. [1 ]
机构
[1] L3 Commun Integrated Syst, Mission Integrat Div, Greenville, TX 75402 USA
关键词
Direct RF sampling; jitter; phase noise; receiver architectures; ANALOG-TO-INFORMATION; RECONSTRUCTION; ARCHITECTURE; CLOCK;
D O I
10.1109/TCSI.2012.2226491
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In typical direct radio frequency (RF) sampling receivers, the sample clock jitter results in SNR degradation on received signals that increases log linearly with RF signal frequency. De-jittering received signals is computationally expensive, especially for wideband communications signals, because the induced jitter on received signals varies as a function of RF signal frequency. This paper considers a reconfigurable direct RF receiver (RDRFR) that has a stair-step jitter pattern as a function of RF signal frequency. The RDRFR uses a two-stage sampling circuit. In the first stage, the RF input is bandpass filtered and pulse sampled without quantizing the signal. The discrete-time analog signal is then interpolated with a continuous time low-pass filter, then sampled and quantized by a traditional analog-to-digital converter. With this two-stage sampling circuit, the induced signal jitter from the RF sampling is identical for all in-band signals and is the same to within an integer scale factor for all signals, in-band or out-of-band. This key circuit property means that it is possible to remove jitter with very low computational complexity in the RDRFR. Furthermore, this result can be exploited to improve system performance with non-ideal anti-alias filters by identifying non-desired signals caused by out-of-band leakage.
引用
收藏
页码:1702 / 1711
页数:10
相关论文
共 50 条
  • [21] A Direct Converter Low-Jitter Band Pass Delta Sigma Receiver with Frequency Translating Technique and Sinusoidal RF DAC
    Kang, So Young
    Kang, Dongmin
    Song, Hi Yuen
    Choi, Hyunseok
    Oh, Inn Yeal
    Ryu, Seung Tak
    Park, Chul Soon
    2012 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC 2012), 2012, : 953 - 955
  • [22] A 0.5-8GHz Reconfigurable CMOS RF Receiver Front-End for CR and DPA Applications
    Nie, Hui
    Yu, Tiancheng
    Chen, Jiangbo
    Liu, Jiabing
    Liu, Dongdong
    Yu, Xiaopeng
    Gu, Qun Jane
    Xu, Zhiwei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) : 4819 - 4823
  • [23] Reconfigurable Si RF Receiver Front-Ends for Multistandard Radios
    Svelto, Francesco
    Vahidfar, Mohammad B.
    Brandolini, Massimo
    EUWIT: 2008 EUROPEAN WIRELESS TECHNOLOGY CONFERENCE, 2008, : 33 - +
  • [24] Flexible reconfigurable GNSS RF receiver for portable application of Internet of Things
    Yan, Peihui
    Jiang, Jinguang
    Tang, Yanan
    Liu, Jianghua
    Sun, Yichuang
    Fu, Zhiyao
    Liu, Jingnan
    MICROELECTRONICS JOURNAL, 2020, 106
  • [25] A Compact, Reconfigurable CMOS RF Receiver for NavIC/GPS/Galileo/BeiDou
    Kanchetla, Vijaya Kumar
    Kharalkar, Ajinkya
    Jain, Shubham
    Khyalia, Santosh Kumar
    Joy, Jeffin
    Jose, Swetha
    Zele, Rajesh
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2022, 70 (07) : 3361 - 3373
  • [26] Design of a multi-channel and reconfigurable RF sampling GNSS Receiver
    Barrak, Rim
    Thabet, Jihen
    Ghazel, Adel
    2015 23RD INTERNATIONAL CONFERENCE ON SOFTWARE, TELECOMMUNICATIONS AND COMPUTER NETWORKS (SOFTCOM), 2015, : 361 - 366
  • [27] Reconfigurable GNSS RF Receiver for High-Precision Positioning and Orientation
    Li B.
    Wang R.
    Chen Z.
    Zhong S.
    Peng H.
    Zhang F.
    He H.
    Yang K.
    Huanan Ligong Daxue Xuebao/Journal of South China University of Technology (Natural Science), 2023, 51 (08): : 89 - 97
  • [28] Analysis of clock jitter effects in wideband sigma-delta modulators for RF-applications
    Strak, A
    Gothenberg, A
    Tenhunen, H
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2004, 41 (2-3) : 223 - 236
  • [29] System Design for Direct RF-to-Digital ΔΣ Receiver
    Minh Tien Nguyen
    Jabbour, Chadi
    Homayouni, Seyed Majid
    Duperray, David
    Triaire, Pascal
    Van Tam Nguyen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1758 - 1770
  • [30] Analysis of Clock Jitter Effects in Wideband Sigma-Delta Modulators for RF-Applications
    Adam Strak
    Andreas Gothenberg
    Hannu Tenhunen
    Analog Integrated Circuits and Signal Processing, 2004, 41 : 223 - 236