A Reconfigurable Direct RF Receiver With Jitter Analysis and Applications

被引:7
|
作者
Fudge, Gerald L. [1 ]
Azzo, Hamid M. [1 ]
Boyle, Frank A. [1 ]
机构
[1] L3 Commun Integrated Syst, Mission Integrat Div, Greenville, TX 75402 USA
关键词
Direct RF sampling; jitter; phase noise; receiver architectures; ANALOG-TO-INFORMATION; RECONSTRUCTION; ARCHITECTURE; CLOCK;
D O I
10.1109/TCSI.2012.2226491
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In typical direct radio frequency (RF) sampling receivers, the sample clock jitter results in SNR degradation on received signals that increases log linearly with RF signal frequency. De-jittering received signals is computationally expensive, especially for wideband communications signals, because the induced jitter on received signals varies as a function of RF signal frequency. This paper considers a reconfigurable direct RF receiver (RDRFR) that has a stair-step jitter pattern as a function of RF signal frequency. The RDRFR uses a two-stage sampling circuit. In the first stage, the RF input is bandpass filtered and pulse sampled without quantizing the signal. The discrete-time analog signal is then interpolated with a continuous time low-pass filter, then sampled and quantized by a traditional analog-to-digital converter. With this two-stage sampling circuit, the induced signal jitter from the RF sampling is identical for all in-band signals and is the same to within an integer scale factor for all signals, in-band or out-of-band. This key circuit property means that it is possible to remove jitter with very low computational complexity in the RDRFR. Furthermore, this result can be exploited to improve system performance with non-ideal anti-alias filters by identifying non-desired signals caused by out-of-band leakage.
引用
收藏
页码:1702 / 1711
页数:10
相关论文
共 50 条
  • [1] Reconfigurable direct RF receiver architecture
    Fudge, Gerald L.
    Chivers, Mark A.
    Ravindran, Sujit
    Bland, Ross E.
    Pace, Phillip E.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2621 - +
  • [2] A reconfigurable RF sampling receiver for multistandard applications
    Latiri, Anis
    Joet, Loic
    Desgreys, Patricia
    Loumeau, Patrick
    COMPTES RENDUS PHYSIQUE, 2006, 7 (07) : 785 - 793
  • [3] Sampling Jitter Mitigation with a Cascade Multiplier for Direct RF Bandpass Sampling Receiver
    Zhang, X. Y.
    Xu, X. J.
    Zou, Y. X.
    2015 17TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY (ICACT), 2015, : 413 - 418
  • [4] Sampling Jitter Estimation and Mitigation in Direct RF Sub-Sampling Receiver Architecture
    Syrjala, Ville
    Valkama, Mikko
    2009 6TH INTERNATIONAL SYMPOSIUM ON WIRELESS COMMUNICATION SYSTEMS (ISWCS 2009), 2009, : 323 - 327
  • [5] A direct RF signal sampling integrated receiver for IoT applications
    Bousseaud, Pierre
    Novakov, Emil
    Fournier, J. M.
    2015 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2015, : 237 - 242
  • [6] A Direct-Conversion CMOS RF Receiver Reconfigurable From 2 to 6 GHz
    Park, Jaewoo
    Kim, Shin-Nyoung
    Roh, Yong-Seong
    Yoo, Changsik
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2010, 58 (09) : 2326 - 2333
  • [7] A dual-band reconfigurable direct-conversion receiver RF front-end
    姚国钦
    池保勇
    张春
    王志华
    半导体学报, 2009, 30 (09) : 91 - 95
  • [8] A dual-band reconfigurable direct-conversion receiver RF front-end
    Yao Guoqin
    Chi Baoyong
    Zhang Chun
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (09)
  • [9] Experimental Validation of a Reconfigurable GPS RF Sampling Receiver
    Mehrez, Hanen
    Barrak, Rim
    Ghazel, Adel
    Muller, Muriel
    Abib, Ghalid
    PROCEEDINGS OF 2018 6TH INTERNATIONAL CONFERENCE ON MULTIMEDIA COMPUTING AND SYSTEMS (ICMCS), 2018, : 223 - 228
  • [10] A Low-Power Monolithic Reconfigurable Direct-Conversion Receiver RF Front-end for 802.11a/b/g Applications
    Yao, Guoqin
    Chi, Baoyong
    Zhang, Chun
    Wang, Zhihua
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1452 - 1455