Development of Package-on-Package Using Embedded Wafer-Level Package Approach

被引:13
|
作者
Chong, Ser Choong [1 ]
Wee, David Ho Soon [2 ]
Rao, Vempati Srinivasa [1 ]
Vasarla, Nagendra Sekhar [3 ]
机构
[1] FAB PAT, Inst Microelect, Singapore 117685, Singapore
[2] IPP, Inst Microelect, Singapore 54000, Singapore
[3] FAB, Inst Microelect, Singapore 117685, Singapore
关键词
Embedded wafer-level package (EMWLP); finite element analysis; package on package (Pop); solder joint reliability; thermal analysis; through-mold via (TMV);
D O I
10.1109/TCPMT.2013.2275009
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The ever-increasing demands of higher performance, multiple functions, higher density, and lower cost mandate the reduction of the I/O pitch on the die as well as on the package. Pitch specifications of current substrate technologies do not match the stringent fine-pitch I/O requirements. Combining embedded wafer-level package (EMWLP) and package-on-package (PoP) technologies yields a preferred solution providing fan-out area to route the fine-pitch I/Os of the chip to large-pitch I/Os on to the extra area of fan-out EMWLP packages and allows the use of conventional substrate technology. However, there are many challenges to realizing the PoP of EMWLP packages. They include the die shift during the reconstruction process, double-sided reroute distribution line (RDL), and through-mold via (TMV) connections on a thin bottom package. The assembly of EMWLP and PoP, thermal management of PoP packages, and their reliability are also major concerns. This paper describes the development of an EMWLP PoP of 12 mm x 12 mm footprint with 432 I/Os and the adoption of TMV to enable PoP connections. The top package circuitry is accessed through TMVs in the bottom package with double-sided RDL. Solid TMV and side-wall-plated TMV are demonstrated in the EMWLP. Mechanical modeling of the PoP is conducted to optimize the structures of the packages for good reliability performance of the PoP. Thermal dissipation of the PoP is another area of concern, because the thermal path of the top package is limited in mobile applications. The thermal performance of the developed PoP was analyzed by thermal modeling and was successfully validated by thermal characterization of the PoP module. The developed PoP successfully passed the JEDEC standard reliability tests such as moisture sensitivity level 3 test; the unbiased highly accelerated stress test for 96 h, 500 air-to-air thermal cycling (-40 degrees C to 125 degrees C), and 30 drop tests.
引用
收藏
页码:1654 / 1662
页数:9
相关论文
共 50 条
  • [41] Package-on-Package (PoP) Warpage Characteristic and Requirement
    Loh, Wei Keat
    Kulterman, Ron
    Purdie, Tim
    Fu, Haley
    Tsuriya, Masahiro
    [J]. 2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [42] Development of a Novel Cost-Effective Package-on-Package (PoP) Solution
    Sun, P.
    Leung, V. C. K.
    Yang, D.
    Shi, D. X. Q.
    [J]. 2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 1243 - 1248
  • [43] Signal Integrity Flow for System-in-Package and Package-on-Package Devices
    Pulici, Paolo
    Vanalli, Gian Pietro
    Dellutri, Michele A.
    Guarnaccia, Domenico
    Lo Iacono, Filippo
    Campardo, Giovanni
    Ripamonti, Giancarlo
    [J]. PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 84 - 95
  • [44] High-Q On-Chip Inductors Embedded in Wafer-Level Package for RFIC Applications
    Feng, Tao
    Cai, Jian
    Kwon, Henri H. K.
    Wang, Qian
    Dou, Xinyu
    [J]. 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 121 - +
  • [45] Optimization of thermomechanical reliability of board-level package-on-package stacking assembly
    Lai, Yi-Shao
    Wang, Tong Hong
    Wang, Ching-Chun
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2006, 29 (04): : 864 - 868
  • [46] Thermal Modeling and Characterization of the Embedded Micro Wafer Level Package (EMWLP) at the Package- and System-Level
    Hoe, Yen Yi Germaine
    Tang Gongyue
    Sharma, Gaurav
    Pinjala, Damaragunath
    Rao, Vempati Srinivasa
    Chinq, Jong Ming
    Siang, Sharon Lim Pei
    Kumar, Aditya
    Wee, Ho Soon
    Zhang Xiaowu
    Kripesh, V.
    [J]. 2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 137 - +
  • [47] Design for the Package-Board Transition and Its Testability Design in the Fan-Out Wafer-Level Package
    Chen, Ying
    Li, Jun
    Cao, Liqiang
    [J]. ELECTRONICS, 2022, 11 (12)
  • [48] Antenna in package design and measurement for millimeter-wave applications in fan-out wafer-level package
    Chen, Ying
    Li, Jun
    Ding, Fei
    Cao, Liqiang
    [J]. IEICE ELECTRONICS EXPRESS, 2022, 19 (14):
  • [49] PoP (Package-on-Package) stacking yield loss study
    Ishibashi, Kazuo
    [J]. 57th Electronic Components & Technology Conference, 2007 Proceedings, 2007, : 1403 - 1408
  • [50] Design and development of a multi-die embedded micro wafer level package
    Kripesh, Vaidyanathan
    Rao, Vempati Srinivas
    Kumar, Aditya
    Sharma, Gaurav
    Houe, Khong Chee
    Zhang Xiaowu
    Mong, Khoo Yee
    Khan, Navas
    Lau, John
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1544 - 1549