Cost Projections and Benefits for Transistor-Level 3-D Integration with Stacked Nanowires

被引:0
|
作者
Macha, Naveen Kumar [1 ]
Rahman, Mostafizur [1 ]
机构
[1] Univ Missouri Kansas City, Dept Comp Sci & Elect Engn, Kansas City, MO 64110 USA
关键词
3-D IC; 3-D CMOS; Fine-Grained; 3-D; SN3D; 3-D Manufacturing; 3-D Cost; SN3D Cost;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To continue scaling beyond 2-D CMOS with 3-D integration, any new 3-D IC technology has to be comparable or better than 2-D CMOS in terms of scalability, enhanced functionality, density, power, performance, cost, and reliability. Transistor-level 3-D integration carries the most potential in this regard. Recently, we proposed a stacked horizontal nanowire based transistor-level 3-D integration approach, called SN3D [1][2][3] that solves scaling challenges and achieves tremendous benefits with respect to 2-D CMOS while keeping manageable thermal profile. In this paper, we present the cost analysis of SN3D and show comparison with 2-D CMOS (2D), conventional TSV based 3-D (T3D) and Monolithic 3-D integrations (M3D). In our cost model, we capture the implications of manufacturing, circuit density, interconnects, bonding and heat in determining die cost, and evaluate how cost scales as transistor count increases. Since SN3D is a new 3-D IC fabric, based on our proposed manufacturing pathway[1] we assumed complexity of fabrication steps as proportionality constants in our cost estimation model. Our analysis revealed 86%, 72% and 74% reduction in area; 55%, 43% and 43% reduction in interconnects distribution and total interconnect length for SN3D, which largely contributed to 70%, 67% and 68% reduction in cost in comparison to 2D, T3D and M3D respectively.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] Thermal management challenges and mitigation techniques for transistor-level 3-D integration
    Iqbal, Md Arif
    Macha, Naveen Kumar
    Danesh, Wafi
    Hossain, Sehtab
    Rahman, Mostafizur
    MICROELECTRONICS JOURNAL, 2019, 91 : 61 - 69
  • [2] New Thermal Management Approach for Transistor-level 3-D Integtration
    Iqbal, Md Arif
    Rahman, Mostafizur
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [3] Ultra High Density Logic Designs Using Transistor-Level Monolithic 3D Integration
    Lee, Young-Joon
    Morrow, Patrick
    Lim, Sung Kyu
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 539 - 546
  • [4] Energy-Efficient Adiabatic Circuits Using Transistor-Level Monolithic 3D Integration
    Miketic, Ivan
    Salman, Emre
    2020 IEEE 33RD INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2020, : 191 - 194
  • [5] Performance benefits of monolithically stacked 3-D FPGA
    Lin, Mingjie
    El Gamal, Abbas
    Lu, Yi-Chang
    Wong, Simon
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (02) : 216 - 229
  • [6] New 3-D CMOS Fabric With Stacked Horizontal Nanowires
    Macha, Naveen Kumar
    Iqbal, Md Arif
    Rahman, Mostafizur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (09) : 1625 - 1634
  • [7] Wafer level 3-D integration
    Joly, JP
    ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 117 - 123
  • [8] A Resilient 3-D Stacked Multicore Processor Fabricated Using Die-level 3-D Integration and Backside TSV Technologies
    Lee, K-W.
    Hashimoto, H.
    Onishi, M.
    Sato, Y.
    Murugesan, M.
    Bea, J-C
    Fukushima, T.
    Tanaka, T.
    Koyanagi, M.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 304 - 308
  • [9] 3-D stacked wafer-level packaging
    Savastiouk, Sergey, 2000, IHS Publ Group, Libertyville, IL, United States (09):
  • [10] Low Cost Wafer-Level 3-D Integration without TSV
    Toepper, Michael
    Baumgartner, Tobias
    Klein, Matthias
    Fritzsch, Thomas
    Roeder, Julia
    Lutz, Mario
    von Suchodoletz, Maria
    Oppermann, Hermann
    Reichl, Herbert
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 339 - 344