Novel gate and substrate triggering techniques for deep sub-micron ESD protection devices

被引:8
|
作者
Semenov, O [1 ]
Sarbishaei, H
Axelrad, V
Sachdev, M
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
[2] Sequoia Design Syst, Woodside, CA 94062 USA
基金
加拿大自然科学与工程研究理事会;
关键词
electrostatic discharge (ESD); gate triggering; substrate triggering; ESD robustness;
D O I
10.1016/j.mejo.2005.07.019
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As technology feature size is reduced, ESD becomes the dominant failure mode due to lower gate oxide breakdown voltage. In this paper, the effectiveness of new gate and substrate triggering techniques has been investigated to lower the trigger voltage of the LVTSCR and MOSFET based ESD protection circuits using 2D simulations and HBM/TLP measurements. The simulation results show that the using these techniques reduces the ESD triggering voltage by 63 and 44% for MOSFET-based and LVTSCR-based ESD structures, respectively, under 2 kV HBM ESD stress. The effectiveness of proposed gate and substrate triggering techniques is also confirmed by the HBM and TLP measurements. (C) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:526 / 533
页数:8
相关论文
共 50 条
  • [1] ESD protection methodology for deep sub-micron CMOS
    Bock, K
    Groeseneken, G
    Maes, HE
    MICROELECTRONICS RELIABILITY, 1998, 38 (6-8) : 997 - 1007
  • [2] Novel fully silicided ballasting and MFT design techniques for ESD protection in advanced deep sub-micron CMOS technologies
    Verhaege, KG
    Russ, CC
    MICROELECTRONICS RELIABILITY, 2001, 41 (11) : 1739 - 1749
  • [3] Field effect diode (FED): A novel device for ESD protection in deep sub-micron SOI technologies
    Salman, Akram A.
    Beebe, Stephen G.
    Emam, Mostafa
    Pelella, Mario M.
    Ioannou, Dimitris E.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 796 - +
  • [4] Sub-continuum thermal simulations of deep sub-micron devices under ESD conditions
    Sverdrup, Per G.
    Banerjee, Kaustav
    Dai, Changhong
    Shih, Wei-kai
    Dutton, Robert W.
    Goodson, Kenneth E.
    International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 54 - 57
  • [5] Sub-continuum thermal simulations of deep sub-micron devices under ESD conditions
    Sverdrup, PG
    Banerjee, K
    Dai, CH
    Shih, WK
    Dutton, RW
    Goodson, KE
    2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 54 - 57
  • [6] Deep sub-micron gate diamond MISFETs
    Matsudaira, H
    Takuya, A
    Umezawa, H
    Miyamoto, S
    Ishizaka, H
    Tachiki, M
    Kawarada, H
    DIAMOND AND RELATED MATERIALS, 2003, 12 (10-11) : 1814 - 1818
  • [7] A compact model of substrate resistance for deep sub-micron gate grounded NMOS electrostatic discharge protection device
    Wu Xiao-Peng
    Yang Yin-Tang
    Gao Hai-Xia
    Dong Gang
    Chai Chang-Chun
    ACTA PHYSICA SINICA, 2013, 62 (04)
  • [8] Deep sub-micron ESD GGNMOS layout design and optimization
    Jun, Shi
    2018 ASIA CONFERENCE ON MECHANICAL ENGINEERING AND AEROSPACE ENGINEERING (MEAE 2018), 2018, 198
  • [9] Zener substrate triggering for CMOS ESD protection devices
    Blecher, Y
    Fried, R
    ELECTRONICS LETTERS, 1996, 32 (22) : 2102 - 2103
  • [10] Effect of distances from source or drain to the gate on the robustness of sub-micron ggNMOS ESD protection circuit
    Zhang Bing
    Chai Chang-Chun
    Yang Yin-Tang
    ACTA PHYSICA SINICA, 2010, 59 (11) : 8063 - 8070