Addressing a New Class of Reliability Threats in 3-D Network-on-Chips

被引:12
|
作者
Taheri, Ebadollah [1 ]
Isakov, Mihailo [1 ]
Patooghy, Ahmad [2 ]
Kinsy, Michel A. [1 ]
机构
[1] Boston Univ, Dept Elect & Comp Engn, Adapt & Secure Comp Syst Lab, Boston, MA 02215 USA
[2] Univ Cent Arkansas, Dept Comp Sci, Conway, AR 72035 USA
关键词
Three-dimensional displays; Routing; Reliability; Circuit faults; Computer network reliability; Through-silicon vias; Fabrication; 3-D integrated circuit; network-on-chip (NoC); reliability; router architecture; virtual channel; FAULT-TOLERANT; ROUTING ALGORITHM; MESH;
D O I
10.1109/TCAD.2019.2917846
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chips (NoCs) are vulnerable to transient and permanent faults caused by thermal violations, aging effects, component wear out, or even transient fault sources. Although some of these faults are addressed by previous research, we show that there are reliability threats in 3-D NoCs that go beyond the reliability issues investigated in 2-D interconnect networks. First, we highlight one such class of reliability threats and discuss their manifestations in 3-D NoCs. Second, we propose a thermal, reliability, and performance-aware routing algorithm to tackle: 1) previously established fault models and 2) the new highlighted class of reliability threats in partially connected 3-D NoCs. The proposed routing algorithm takes into account the states of routers and both the horizontal and through silicon via (TSV) links, along with the temperatures of routers and cores. It then routes the packets around failed or overheated links and routers, achieving lower latencies by avoiding misrouting. To achieve this, the proposed routing algorithm uses the concept of vertical link announcement to inform nodes in the network of the working condition of vertical links. We evaluate the proposed routing algorithm under a wide range of working conditions using the access Noxim NoC simulator. Results show that the proposed routing algorithm: 1) is able to tolerate almost any number and pattern of vertical link failures; 2) is reliable against the newly identified reliability threats; and 3) improves the latency and temperature distribution of the network compared to previously proposed routing algorithms.
引用
收藏
页码:1358 / 1371
页数:14
相关论文
共 50 条
  • [1] Network-on-chips on 3-D ICs: Past, present, and future
    Kumar, M. Pawan
    Murali, Srinivasan
    Veezhinathan, Kamakoti
    IETE TECHNICAL REVIEW, 2012, 29 (04) : 318 - 335
  • [2] An Inductive-Coupling Link for 3-D Network-on-Chips
    Kadomoto, Junichiro
    Amano, Hideharu
    Kuroda, Tadahiro
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 150 - 151
  • [3] Research Challenges on 2-D and 3-D Network-on-Chips
    Matsutani, Hiroki
    2013 FIRST INTERNATIONAL SYMPOSIUM ON COMPUTING AND NETWORKING (CANDAR), 2013, : 24 - 25
  • [4] Adaptive Bandwidth Router for 3D Network-on-Chips
    Friederich, Stephanie
    Lehmann, Niclas
    Becker, Juergen
    APPLIED RECONFIGURABLE COMPUTING, ARC 2016, 2016, : 352 - 360
  • [5] Adaptive data compression on 3D Network-on-Chips
    He, Yuan
    Matsutani, Hiroki
    Sasaki, Hiroshi
    Nakamura, Hiroshi
    IPSJ Online Transactions, 2012, 5 (2012): : 13 - 20
  • [6] A Survey on the Security of Wired, Wireless, and 3D Network-on-Chips
    Sarihi, Amin
    Patooghy, Ahmad
    Khalid, Ahmed
    Hasanzadeh, Mahdi
    Said, Mostafa
    Badawy, Abdel-Hameed A.
    IEEE ACCESS, 2021, 9 : 107625 - 107656
  • [7] Thermo-Attack Resiliency: Addressing a New Vulnerability in Opto-Electrical Network-on-Chips
    Hasanzadeh, Mahdi
    Abdollahi, Meisam
    Baniasadi, Amirali
    Patooghy, Ahmad
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [8] Network-on-Chips for Future 3D Stacked Dies (Invited)
    Muck, Tiago
    2021 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PATHFINDING (SLIP 2021), 2021, : 59 - 59
  • [9] An Inductive-Coupling Bus with Collision Detection Scheme Using Magnetic Field Variation for 3-D Network-on-Chips
    Kadomoto, Junichiro
    Miyata, Tomoki
    Amano, Hideharu
    Kuroda, Tadahiro
    2016 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2016, : 41 - 44
  • [10] A Performance Enhanced Adaptive Routing Algorithm for 3D Network-on-Chips
    Zeng, Lian
    Pan, Tieyuan
    Jiang, Xin
    Watanabe, Takahiro
    TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE, 2015,