Performance hnhancement of Pre-Filtered Multiple Delayed Signal Cancellation Based

被引:0
|
作者
Gude, Srinivas [1 ]
Chu, Chia-Chi [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
Grid Synchronization; Delayed Signal Cancellation (DSC); Phase-Locked loops (PLLs); PHASE-LOCKED LOOP;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
This paper presents a novel technique for extracting fundamental frequency positive sequence (FITS) component of the grid voltage based on multiple delayed signal cancellation (MDSC). This technique can be used as a pre-filter of conventional phase-locked loop (PLL) for grid synchronization. With this the dynamic performance of the PLL is enhanced even under disturbed grid voltage conditions. In comparison with classical generalized delayed signal cancellation (GDSC) and cascaded delayed signal cancellation (CDSC) techniques, the new MDSC technique provides more flexibility to configure the undesired order of harmonics, improved response time and requires less memory for delay blocks. To further improve the response time of the method, variable time-period MDSC (VT-MDSC) is also proposed. Both qualitative analysis and numerical experiments have been performed to demonstrate advantages of the proposed techniques.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] PLL based on extended trigonometric function delayed signal cancellation under various adverse grid conditions
    Chen, Manlin
    Peng, Li
    Wang, Bowen
    Kan, Jingbo
    [J]. IET POWER ELECTRONICS, 2018, 11 (10) : 1689 - 1697
  • [32] Dynamic Performance Improvement of Multiple Delayed Signal Cancelation Filters Based Three-Phase Enhanced-PLL
    Gude, Srinivas
    Chu, Chia-Chi
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2018, 54 (05) : 5293 - 5305
  • [33] Three-Phase Adaptive Frequency Estimator with a Delayed Signal Cancellation Pre-Filter Under Heavily Distorted Grid Conditions
    Grabovski, E. F. C.
    Heldwein, M. L.
    Mussa, S. A.
    [J]. 2019 IEEE 15TH BRAZILIAN POWER ELECTRONICS CONFERENCE AND 5TH IEEE SOUTHERN POWER ELECTRONICS CONFERENCE (COBEP/SPEC), 2019,
  • [34] Single-Phase Multiple Delayed Signal Cancellation Filter-Based Enhanced Phase-Locked Loop for Accurate Estimations of Grid Voltage Information
    Gude, Srinivas
    Chu, Chia-Chi
    [J]. 2018 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2018, : 5664 - 5669
  • [35] An Arbitrary Harmonic Detection Method Based on Delayed Signal Cancellation and Low-pass Notch Filter PLL
    Yu, Yong
    Li, Yannan
    Xu, Rong
    Xu, Dianguo
    [J]. 2014 FOURTH INTERNATIONAL CONFERENCE ON INSTRUMENTATION AND MEASUREMENT, COMPUTER, COMMUNICATION AND CONTROL (IMCCC), 2014, : 131 - 134
  • [36] High-Order Delayed Signal Cancellation-Based PLL Under Harmonically Distorted Grid Voltages
    Sevilmis, Fehmi
    Karaca, Hulusi
    Ahmed, Hafiz
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2023, 72
  • [37] Three-Phase Grid Synchronization PLL using Multiple Delayed Signal Cancellation under Adverse Grid Voltage Conditions
    Gude, Srinivas
    Chu, Chia-Chi
    [J]. 2017 IEEE INDUSTRY APPLICATIONS SOCIETY ANNUAL MEETING, 2017,
  • [38] Three-Phase PLLs by Using Frequency Adaptive Multiple Delayed Signal Cancellation Prefilters Under Adverse Grid Conditions
    Gude, Srinivas
    Chu, Chia-Chi
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2018, 54 (04) : 3832 - 3844
  • [39] Dynamic Performance Enhancement of Single-Phase and Two-Phase Enhanced Phase-Locked Loops by Using In-Loop Multiple Delayed Signal Cancellation Filters
    Gude, Srinivas
    Chu, Chia-Chi
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2020, 56 (01) : 740 - 751
  • [40] Control of transformerless T-type DVR using multiple delayed signal cancellation PLL under unbalanced and distorted grid condition
    Rajkumar, Kodari
    Parthiban, P.
    Lokesh, Nalla
    [J]. ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2021, 24 (04): : 925 - 935