Random Walk Based Capacitance Extraction for 3D ICs with Cylindrical Inter-Tier-Vias

被引:0
|
作者
Yu, Wenjian [1 ]
Zhang, Chao [1 ]
Wang, Qing [1 ]
Shi, Yiyu [2 ]
机构
[1] Tsinghua Univ, Dept Comp Sci & Technol, Beijing 100084, Peoples R China
[2] Missouri Univ Sci & Technol, Elect & Comp Engn Dept, Rolla, MO 65409 USA
基金
北京市自然科学基金;
关键词
capacitance extraction; floating random walk method; monolithic inter-tier via (MIV); three-dimensional (3D) IC; through-silicon-via (TSV); 3-D; ALGORITHM; SOLVER;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Three-dimensional integrated circuits (3D ICs) make use of the vertical dimension for smaller footprint, higher speed, lower power consumption, and better timing performance. In 3D ICs, the inter-tier-via (ITV) is a critical enabling technique because it forms vertical signal and power paths. Accordingly, it is imperative to accurately and efficiently extract the electrostatic capacitances of ITVs using field solvers. Unfortunately, the cylindrical via shape presents major challenges to most of the existing methods. To address this issue, we develop a novel floating random walk (FRW) method by rotating the transition cube to suit the cylindrical surface and devising a special space management technique. Experiments on typical ITV structures suggest that the proposed techniques can accelerate the existing FRW and boundary element method (BEM) based algorithms by up to 20X and 180X, respectively, without loss of accuracy. In addition, compared with the naive square approximation approach, our techniques can reduce the error by 10X. Large and multi-dielectric structures have been tested to demonstrate the versatility of the proposed techniques.
引用
收藏
页码:702 / 709
页数:8
相关论文
共 50 条
  • [41] RWCap: A Floating Random Walk Solver for 3-D Capacitance Extraction of Very-Large-Scale Integration Interconnects
    Yu, Wenjian
    Zhuang, Hao
    Zhang, Chao
    Hu, Gang
    Liu, Zhi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (03) : 353 - 366
  • [42] An Efficient FPGA-based Floating Random Walk Solver for Capacitance Extraction using SDAccel
    Wei, Xin
    Yan, Changhao
    Zhou, Hai
    Zhou, Dian
    Zeng, Xuan
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 1040 - 1045
  • [43] Reliable Macromodel Generation for the Capacitance Extraction Based on Macromodel-Aware Random Walk Algorithm
    Yang, Ming
    Yu, Wenjian
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (04) : 946 - 951
  • [44] Optimal Techniques for Assigning Inter-Tier Signals to 3D-Vias with Path Control in a 3DIC
    Neela, Gopi
    Draper, Jeffrey
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 802 - 805
  • [45] Multiscale Saliency Detection for Colored 3D Point Clouds Based on Random Walk
    Jeong, Se-Won
    Yun, Jae-Seong
    Sim, Jae-Young
    2020 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA ASC), 2020, : 1193 - 1200
  • [46] A random walk-based segmentation framework for 3D ultrasound images of the prostate
    Ma, Ling
    Guo, Rongrong
    Tian, Zhiqiang
    Fei, Baowei
    MEDICAL PHYSICS, 2017, 44 (10) : 5128 - 5142
  • [47] 3D RANDOM WALK BASED SEGMENTATION FOR LUNG TUMOR DELINEATION IN PET IMAGING
    Onoma, D. P.
    Ruan, S.
    Gardin, I.
    Monnehan, G. A.
    Modzelewski, R.
    Vera, P.
    2012 9TH IEEE INTERNATIONAL SYMPOSIUM ON BIOMEDICAL IMAGING (ISBI), 2012, : 1260 - 1263
  • [48] Full-chip Inter-die Parasitic Extraction in Face-to-Face-Bonded 3D ICs
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, : 649 - 655
  • [49] Efficient Transient Thermal Simulation of 3D ICs with Liquid-Cooling and Through Silicon Vias
    Fourmigue, Alain
    Beltrame, Giovanni
    Nicolescu, Gabriela
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [50] A divide-and-conquer algorithm for 3D capacitance extraction
    Yu, FQ
    Shi, WP
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 253 - 258