Low spurious frequency setting algorithm for a triple tuned type PLL synthesizer driven by a DDS

被引:0
|
作者
Tajima, K [1 ]
Imai, Y
Kanagawa, Y
Itoh, K
Isota, Y
Ishida, O
机构
[1] Mitsubishi Electr Corp, Kamakura, Kanagawa 2478501, Japan
[2] Mitsubishi Electr Corp, Amagasaki, Hyogo 6618661, Japan
关键词
direct digital synthesizer; phase locked loop; spurious component; triple tune;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter presents a low spurious frequency setting algorithm for a triple tuned type PLL synthesizer driven by a DDS. The triple tuned PLL synthesizer is based on a single PLL configuration with two variable frequency dividers. The DDS is employed for a reference source of the PLL. The proposed algorithm determines appropriate frequency tuning values of the DDS frequency and the division ratios of two frequency dividers. The division ratios are selected to achieve a desired output frequency while the low spurious condition of the DDS has been maintained. A 5 to 10 GHz synthesizer with frequency step of 500 kHz demonstrated spurious level below -46 dBc with improvement of 13 dB.
引用
收藏
页码:595 / 598
页数:4
相关论文
共 50 条
  • [1] A 5 to 10GHz low spurious triple tuned type PLL synthesizer driven by frequency converted DDS unit
    Tajima, K
    Imai, Y
    Kanagawa, Y
    Itoh, K
    1997 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS I-III: HIGH FREQUENCIES IN HIGH PLACES, 1997, : 1217 - 1220
  • [2] A Low Spurious and Small Step Frequency Synthesizer Based on PLL-DDS-PLL Architecture
    Hu, Meng
    Wang, Ling
    Tang, Xiaohong
    2008 11TH IEEE SINGAPORE INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS), VOLS 1-3, 2008, : 1471 - 1474
  • [3] Low spurious noise frequency synthesis based on a DDS-driven wideband PLL architecture
    Wang, H.-F. (watcher1990@126.com), 1600, Beijing Institute of Technology (22):
  • [4] Low spurious noise frequency synthesis based on a DDS-driven wideband PLL architecture
    王宏宇
    王昊飞
    任丽香
    毛二可
    Journal of Beijing Institute of Technology, 2013, 22 (04) : 514 - 518
  • [5] Low Phase Noise DDS-Driven PLL Frequency Synthesizer for Joint Communication and Sensing Applications
    Liu, Zhiqiang
    Xia, Haiyang
    Lu, Lin
    Wang, Xuan
    Xia, Chenhui
    Li, Lianming
    2023 ASIA-PACIFIC MICROWAVE CONFERENCE, APMC, 2023, : 775 - 777
  • [6] PLL synthesizer with very low discrete spurious
    Brezovic, Zdenko
    Kudjak, Vladimir
    PROCEEDINGS OF THE 18TH INTERNATIONAL CONFERENCE RADIOELEKTRONIKA 2008, 2008, : 171 - 174
  • [7] Design and Improvement of a Frequency Synthesizer Based on PLL plus DDS plus PLL
    Sun Ying
    Yin Mei-liang
    Xie Teng
    PROCEEDINGS OF THE 2017 2ND JOINT INTERNATIONAL INFORMATION TECHNOLOGY, MECHANICAL AND ELECTRONIC ENGINEERING CONFERENCE (JIMEC 2017), 2017, 62 : 546 - 549
  • [8] An L-band Low Spurious Multi-Tuned Frequency Synthesizer
    Mu, Feiyan
    Ye, Baosheng
    Lin, Jie
    Kang, Zhongjian
    ADVANCES IN APPLIED SCIENCES AND MANUFACTURING, PTS 1 AND 2, 2014, 850-851 : 441 - +
  • [9] DDS-driven PLL frequency synthesizer for X-band radar signal simulation
    Zhai, Longjun
    Jiang, Yonghua
    Ling, Xiang
    Gao, Weilang
    ISSCAA 2006: 1ST INTERNATIONAL SYMPOSIUM ON SYSTEMS AND CONTROL IN AEROSPACE AND ASTRONAUTICS, VOLS 1AND 2, 2006, : 344 - +
  • [10] Design of Frequency Synthesizer Based on DDS plus PLL technology
    Wu, Qingping
    Kai, Shen
    ADVANCES IN MECHATRONICS, AUTOMATION AND APPLIED INFORMATION TECHNOLOGIES, PTS 1 AND 2, 2014, 846-847 : 676 - 679