Compact modeling and SPICE-based simulation for electrothermal analysis of multilevel ULSI interconnects

被引:64
|
作者
Chiang, TY [1 ]
Banerjee, K [1 ]
Saraswat, KC [1 ]
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
D O I
10.1109/ICCAD.2001.968613
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper presents both compact analytical models and fast SPICE based 3-D electro-thermal simulation methodology to characterize thermal effects due to Joule heating in high performance Cu/low-k interconnects under steady-state and transient stress conditions. The results demonstrate excellent agreement with experimental data and those using Finite Element (FE) thermal simulations (ANSYS). The effect of vias, as additional heat sinking paths to alleviate the temperature rise in the metal wires, is included in our analysis to provide more accurate and realistic thermal diagnosis. It shows that the effectiveness of vias in reducing the temperature rise in interconnects is highly dependent on the via separation and the dielectric materials used. The analytical model is then applied to estimate the temperature distribution in multi-level interconnects. In addition, we discuss the possibility that, under the impact of thermal effects, the performance improvement expected from the use of low-k dielectric materials may be degraded. Furthermore, thermal coupling between wires is evaluated and found to be significant. Finally, the impact of metal wire aspect ratio on interconnect thermal characteristics is discussed.
引用
收藏
页码:165 / 172
页数:8
相关论文
共 50 条
  • [41] Transient Electrothermal Analysis of Multilevel Interconnects in the Presence of ESD Pulses Using the Nonlinear Time-Domain Finite-Element Method
    Shi, Yan-Bing
    Yin, Wen-Yan
    Mao, Jun-Fa
    Liu, Peiguo
    Liu, Qing Huo
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2009, 51 (03) : 774 - 783
  • [42] e-Cubes devices and interconnects - Integrated modeling and simulation for reliability analysis
    Bieniek, T.
    Janczyk, G.
    Janus, P.
    Grabiec, P.
    Szynka, J.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 407 - +
  • [43] A novel compact method for thermal modeling of on-chip interconnects based on the finite element method
    Gurrum, SP
    Joshi, YK
    King, WP
    Ramakrishna, K
    ELECTRONIC AND PHOTONIC PACKAGING, ELECTRICAL SYSTEMS AND PHOTONIC DESIGN AND NANOTECHNOLOGY - 2003, 2003, : 441 - 445
  • [44] Analysis of DIBL Effect and Negative Resistance Performance for NCFET Based on a Compact SPICE Model
    Liang, Yuhua
    Li, Xueqing
    Gupta, Sumeet Kumar
    Datta, Suman
    Narayanan, Vijaykrishnan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (12) : 5525 - 5529
  • [45] Finite difference based power diodes simulation within SPICE: Modeling approach and validation
    Buiatti, GM
    Cappelluti, F
    Ghione, G
    2005 IEEE 36TH POWER ELECTRONIC SPECIALISTS CONFERENCE (PESC), VOLS 1-3, 2005, : 999 - 1003
  • [46] Multilevel Probabilistic Morphological Analysis for Facilitating Modeling and Simulation of Notional Scenarios
    Payan, Alexia P.
    Mavris, Dimitri N.
    SYSTEMS ENGINEERING, 2016, 19 (01) : 3 - 23
  • [47] Modeling and simulation of multilevel current source inverter based on SIMetrix/SIMPLIS
    Bao Jianyu
    Bao Weibing
    Fang Weizhong
    Ma Xiushui
    FOURTH INTERNATIONAL SEMINAR ON MODERN CUTTING AND MEASUREMENT ENGINEERING, 2011, 7997
  • [48] Engineering Plasmons in Graphene Nanostructures in THz Frequencies: Compact Modeling and Performance Analysis for On-chip Interconnects
    Rakheja, Shaloo
    2015 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD), 2015, : 165 - 168
  • [49] Stochastic Modeling-Based Variability Analysis of On-Chip Interconnects
    Vande Ginste, Dries
    De Zutter, Daniel
    Deschrijver, Dirk
    Dhaene, Tom
    Manfredi, Paolo
    Canavero, Flavio
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (07): : 1182 - 1192
  • [50] Design and Compact Modeling of Silicon-Photonic Coupling- Based Ring Modulators for Optical Interconnects
    Wang, Rui
    Shawon, Md Jubayer
    Saxena, Vishal
    2018 IEEE 61ST INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2018, : 619 - 622