A novel compact method for thermal modeling of on-chip interconnects based on the finite element method

被引:0
|
作者
Gurrum, SP [1 ]
Joshi, YK [1 ]
King, WP [1 ]
Ramakrishna, K [1 ]
机构
[1] Georgia Inst Technol, George W Woodruff Sch Mech Engn, Atlanta, GA 30318 USA
关键词
Interconnect; Joule heating; compact model;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Prediction of the temperature field generated with Joule heating in multilayer interconnect stacks is of critical importance for the design and reliability of future microelectronics. Interconnect failure due to electromigration is strongly dependent on its temperature. Simple models fail to capture thermal interaction between layers and within the layer. Detailed simulations on the other hand, take tremendous time and require large storage. This paper describes a three-dimensional compact thermal modeling methodology that captures thermal interactions at a lower computational cost and storage requirements. The method is applicable for arbitrary geometries of interconnects due to the use of the finite element method. Case studies with three interconnects placed on a single level at a pitch of 1.0 mum generating different heat rates are reported. The compact model predicts a temperature rise of 4. 11 degreesC at a current density of 10 MA/cm(2) for 6.0 mum long interconnects of 0.18 gm width and an aspect ratio of 2. The error in maximum temperature is about 5% when compared with detailed simulations. The compact model for the current cases consists of 219 nodes whereas the detailed model has 99,000 nodes where temperature is computed.
引用
收藏
页码:441 / 445
页数:5
相关论文
共 50 条
  • [1] A compact approach to on-chip interconnect heat conduction modeling using the finite element method
    Gurrum, Siva P.
    Joshi, Yogendra K.
    King, William P.
    Ramakrishna, Koneru
    Gall, Martin
    JOURNAL OF ELECTRONIC PACKAGING, 2008, 130 (03) : 0310011 - 0310018
  • [2] RF and Crosstalk Characterization of Chip Interconnects Using Finite Element Method
    Kaur, Manjit
    Singh, Gurmohan
    Kumar, Yadwinder
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2023, 30 (01) : 132 - 137
  • [3] FINITE ELEMENT MODELING METHOD OF CHIP FORMATION BASED ON ALE APPROACH
    Xie, L. -J.
    Li, L.
    Ding, Y.
    Wang, X. -B.
    PROCEEDINGS OF THE 2010 INTERNATIONAL CONFERENCE ON MECHANICAL, INDUSTRIAL, AND MANUFACTURING TECHNOLOGIES (MIMT 2010), 2010, : 443 - 448
  • [4] Inductance Modeling for On-Chip Interconnects
    Shang-Wei Tu
    Wen-Zen Shen
    Yao-Wen Chang
    Tai-Chen Chen
    Jing-Yang Jou
    Analog Integrated Circuits and Signal Processing, 2003, 35 : 65 - 78
  • [5] Parallelized ADI Method for Transient Electro-Thermal Simulation of On-Chip Interconnects
    Liu, Xiaodong
    Tang, Min
    Feng, Qiangqiang
    Fu, Guangcao
    Mao, Junfa
    9TH INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOL. 1, (ICMMT 2016), 2016, : 79 - 81
  • [6] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    Jou, JY
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2003, 35 (01) : 65 - 78
  • [7] Inductance modeling for on-chip interconnects
    Tu, SW
    Shen, WZ
    Chang, YW
    Chen, TC
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 787 - 790
  • [8] The finite-element method for modeling circuits and interconnects for electronic packaging
    Polycarpou, AC
    Tirkas, PA
    Balanis, CA
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1997, 45 (10) : 1868 - 1874
  • [9] Neural networks based modeling of VLSI on-chip interconnects
    School of Electronic Information, Wuhan University, Wuhan 430079, China
    不详
    J. Comput. Inf. Syst., 2006, 4 (1457-1464):
  • [10] Thermal performance of flip chip using finite element method
    Yasir, AQ
    Pereira, DM
    Hassan, AY
    Seetharamu, KN
    ITHERM '98: SIXTH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, 1998, : 22 - 26