Architecture of a low-complexity non-binary LDPC decoder

被引:0
|
作者
Voicila, Adrian [1 ]
Declercq, David [1 ]
Verdier, Francois [1 ]
Fossorier, Marc [2 ]
Urard, Pascal [3 ]
机构
[1] ENSEA UCP CNRS, ETIS, UMR 8051, F-95014 Cergy Pontoise, France
[2] Univ Hawaii Manoa, Dept Elect Engn, Honolulu, HI 96822 USA
[3] STMicroelectronics, Crolles, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a hardware implementation of the EMS decoding algorithm for non-binary LDPC (NB-LDPC) codes, presented in [4]. To the knowledge of the authors this is the first implementation of an GF(q) LDPC decoder for high order fields (q >= 64). The originality of the proposed architecture is that it takes into account the memory problem of the NB-LDPC decoders, together with a significant complexity reduction per decoding iteration which becomes independent from the field's order. The error decoding performance of the low complexity algorithm with proper compensation has been obtained through computer simulations. The frame error rate results are quite good with respect to the important complexity reduction. The results prove also that an implementation of a NB-LDPC decoder is now feasible and the extra complexity of the decoder is balanced by the superior performance of this class of codes. With their foreseen simple architectures and good-error correcting performances, NB-LDPC codes provides a promising vehicle for real-life efficient coding system implementations.
引用
收藏
页码:197 / +
页数:2
相关论文
共 50 条
  • [41] A Design Scheme for the Improved Non-binary LDPC Coder-decoder
    Gao, Jing-Peng
    Kong, Wei-Yu
    Song, Yi-Bing
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION SECURITY (CSIS 2016), 2016, : 724 - 730
  • [42] FPGA implementation of a non-binary LDPC decoder using the EMS algorithm
    He, Guanghua
    Bai, Baoming
    Li, Bo
    Lin, Wei
    [J]. Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2011, 38 (05): : 27 - 33
  • [43] Hamming-Distance Trellis Min-Max-Based Architecture for Non-Binary LDPC Decoder
    Xuan Pham, Thang
    Tan Nguyen, Tuy
    Lee, Hanho
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (07) : 2390 - 2394
  • [44] Improved Trellis-Based Decoder for Non-Binary LDPC Codes
    Kim, Sangmin
    [J]. 2016 INTERNATIONAL CONFERENCE ON COMPUTING, NETWORKING AND COMMUNICATIONS (ICNC), 2016,
  • [45] A Combined Decoder of STBC and Non-Binary LDPC codes with Spatial Diversity
    Yan, Yier
    Jiang, Xueqin
    Lee, Moon Ho
    [J]. IWSDA'09: PROCEEDINGS OF THE FOURTH INTERNATIONAL WORKSHOP ON SIGNAL DESIGN AND ITS APPLICATIONS IN COMMUNICATIONS, 2009, : 149 - 152
  • [46] Cooperative Decoder Design for Non-binary LDPC Code with Coefficients Selection
    Yu, Yang
    Chen, Wen
    Li, Jun
    Geller, Benoit
    [J]. 2013 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2013, : 1868 - 1873
  • [47] Low-Complexity Channel-Likelihood Estimation for Non-Binary Codes and QAM
    He, Guanghua
    Sarkis, Gabi
    Hemati, Saied
    Gross, Warren J.
    Bai, Baoming
    [J]. IEEE COMMUNICATIONS LETTERS, 2012, 16 (06) : 801 - 804
  • [48] Low-Complexity Architecture of RS Decoder for CMMB System
    Guo, Kun
    Hei, Yong
    Qiao, Shushan
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1003 - 1006
  • [49] Low complexity non-binary LDPC and modulation schemes communicating over MIMO channels
    Guo, F
    Hanzo, L
    [J]. VTC2004-FALL: 2004 IEEE 60TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-7: WIRELESS TECHNOLOGIES FOR GLOBAL SECURITY, 2004, : 1294 - 1298
  • [50] Low-Complexity Entirely-Overlapped Parallel Decoder Architecture for Quasi-Cyclic LDPC Codes
    Lu, Weizhi
    Ma, Piming
    [J]. 11TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, VOLS I-III, PROCEEDINGS,, 2009, : 969 - 973