Stress-induced leakage current in p+ poly MOS capacitors with poly-Si and Poly-Si0.7Ge0.3 gate material

被引:6
|
作者
Houtsma, VE
Holleman, J
Salm, C
Widdershoven, FP
Woerlee, PH
机构
[1] Univ Twente, MESA Res Inst, NL-7500 AE Enschede, Netherlands
[2] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
Fowler-Nordheim tunneling; oxide reliability; PMOS; poly-SiGe; SILC; valence band tunneling;
D O I
10.1109/55.772361
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The gate bias polarity dependence of stress-induced leakage current (SILC) of PMOS capacitors with a p(+) polycrystalline silicon (poly-Si) and polycrystalline Silicon-Germanium (poly-Si0.7Ge0.3) gate on 5.6-nm thick gate oxides has been investigated, It is shown that the SILC characteristics are highly asymmetric with gate bias polarity, This asymmetric behavior is explained by the occurrence of a different injection mechanism for negative bias, compared to positive bias where Fowler-Nordheim (FN) tunneling is the main conduction mechanism. For gate injection, a larger oxide field is required to obtain the same tunneling current, which leads to reduced SILC at low fields. Moreover, at negative gate bias, the higher valence band position of poly-SiGe compared to poly-Si reduces the barrier height for tunneling to traps and hence leads to increased SILC, At positive gate bias, reduced SILC is observed for poly-SiGe gates compared to poly-Si gates, This is most likely due to a lon er concentration of Boron in the dielectric in the case of poly-SiGe compared to poly-Si. This makes Boron-doped poly-SiGe a very interesting gate material for nonvolatile memory devices.
引用
收藏
页码:314 / 316
页数:3
相关论文
共 50 条
  • [1] SILC in MOS capacitors with poly-Si and poly-Si0.7Ge0.3 gate material
    Houtsma, VE
    Holleman, J
    Salm, C
    Woerlee, PH
    MICROELECTRONIC ENGINEERING, 1999, 48 (1-4) : 415 - 418
  • [2] Gate current and oxide reliability in p+ poly MOS capacitors with poly-Si and poly-Ge0.3Si0.7 gate material
    Salm, C
    Klootwijk, JH
    Ponomarev, Y
    Boos, PWH
    Gravesteijn, DJ
    Woerlee, PH
    IEEE ELECTRON DEVICE LETTERS, 1998, 19 (07) : 213 - 215
  • [3] Thermo-electric performance of poly-Si0.7Ge0.3
    Wijngaards, DDL
    Wolffenbuttel, RF
    OPTOELECTRONICS OF GROUP-IV-BASED MATERIALS, 2003, 770 : 231 - 236
  • [4] Low temperature electrical performance of ultrathin oxide MOS capacitors with p+ poly-Si1-xGex and poly-Si gate materials
    Jacob, AP
    Myrberg, T
    Yousif, MYA
    Nur, O
    Willander, M
    Lundgren, P
    Sveinbjörnsson, EÖ
    Caymax, M
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOL 1 & 2, 2002, 4746 : 668 - 671
  • [5] Cryogenic performance of ultrathin oxide MOS capacitors with in situ doped p+ poly-Si1-xGex and poly-Si gate materials
    Jacob, AP
    Myrberg, T
    Nur, O
    Willander, M
    Lundgren, P
    Sveinbjörnsson, EÖ
    Ye, LL
    Thölen, A
    Caymax, M
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2002, 17 (09) : 942 - 946
  • [6] 多晶锗硅(Poly-Si0.7Ge0.3)薄膜的制备
    董良
    岳瑞峰
    黄文韬
    刘理天
    仪器仪表学报, 2002, (S2) : 767 - 768
  • [7] Study of forming a p+ poly-Si gate by inductively coupled nitrogen plasma nitridation of the stacked poly-Si layers
    Juang, MH
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2000, 18 (04): : 1937 - 1941
  • [8] Stress-induced Leakage Current due to charging damage: Gate oxide thickness and gate poly-Si etching condition dependence
    Park, DG
    Kennard, M
    Melaku, Y
    Benjamin, N
    King, TJ
    Hu, CM
    1998 3RD INTERNATIONAL SYMPOSIUM ON PLASMA PROCESS-INDUCED DAMAGE, 1998, : 56 - 59
  • [10] Properties of the p+ poly-Si gate fabricated using the As preamorphization method
    Kim, Yeo Hwan
    Kwon, Sang Jik
    Chun, Kuk Jin
    Lee, Jong Duk
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 1994, 33 (5 A): : 2468 - 2473