Stress-induced leakage current in p+ poly MOS capacitors with poly-Si and Poly-Si0.7Ge0.3 gate material

被引:6
|
作者
Houtsma, VE
Holleman, J
Salm, C
Widdershoven, FP
Woerlee, PH
机构
[1] Univ Twente, MESA Res Inst, NL-7500 AE Enschede, Netherlands
[2] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
Fowler-Nordheim tunneling; oxide reliability; PMOS; poly-SiGe; SILC; valence band tunneling;
D O I
10.1109/55.772361
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The gate bias polarity dependence of stress-induced leakage current (SILC) of PMOS capacitors with a p(+) polycrystalline silicon (poly-Si) and polycrystalline Silicon-Germanium (poly-Si0.7Ge0.3) gate on 5.6-nm thick gate oxides has been investigated, It is shown that the SILC characteristics are highly asymmetric with gate bias polarity, This asymmetric behavior is explained by the occurrence of a different injection mechanism for negative bias, compared to positive bias where Fowler-Nordheim (FN) tunneling is the main conduction mechanism. For gate injection, a larger oxide field is required to obtain the same tunneling current, which leads to reduced SILC at low fields. Moreover, at negative gate bias, the higher valence band position of poly-SiGe compared to poly-Si reduces the barrier height for tunneling to traps and hence leads to increased SILC, At positive gate bias, reduced SILC is observed for poly-SiGe gates compared to poly-Si gates, This is most likely due to a lon er concentration of Boron in the dielectric in the case of poly-SiGe compared to poly-Si. This makes Boron-doped poly-SiGe a very interesting gate material for nonvolatile memory devices.
引用
收藏
页码:314 / 316
页数:3
相关论文
共 50 条
  • [41] On the performance of in situ B-doped P+ poly-Si1-xGex gate material for nanometer scale MOS technology
    Yousif, MYA
    Friesel, M
    Willander, M
    Lundgren, P
    Caymax, M
    SOLID-STATE ELECTRONICS, 2000, 44 (08) : 1425 - 1429
  • [42] Improved Re-Crystallization of p+ Poly-Si Gates with Molecular Ion Implantation
    Lee, Jin-Ku
    Ju, Min-Ae
    Oh, Jae-Geun
    Hwang, Sun-Hwan
    Jeon, Seung-Joon
    Ku, Ja-Chun
    Park, Sungki
    Lee, Kyung-Won
    Kim, Steve
    Ra, Geum-Joo
    Reece, Ron
    Rubin, Leonard M.
    Krull, W. A.
    Cho, H. T.
    ION IMPLANTATION TECHNOLOGY 2008, 2008, 1066 : 395 - +
  • [43] IMPACT OF AIR-INDUCED POLY-SI/OXYNITRIDE INTERFACE LAYER DEGRADATION ON GATE-EDGE LEAKAGE
    Liu, Ziyuan
    Ito, Shuu
    Saito, Tomoya
    Chang, Soon W.
    Ogawa, Arito
    Horii, Sadayoshi
    Horikawa, Tsuyoshi
    Wilde, Markus
    Fukutani, Katsuyuki
    Chikyow, Toyohiro
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [44] Reduced leakage current of nickel induced crystallization poly-Si TFTs by a simple chemical oxide layer
    Lai, Ming-Hui
    Wu, YewChung Sermon
    SOLID-STATE ELECTRONICS, 2011, 64 (01) : 6 - 9
  • [45] LARGE ON OFF CURRENT RATIO AND LOW LEAKAGE CURRENT POLY-SI TFTS WITH MULTICHANNEL STRUCTURE
    UNAGAMI, T
    KOGURE, O
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (11) : 1986 - 1989
  • [46] High-field degradation of poly-Si gate p-MOS and n-MOS devices with nitrided oxides
    Krause, Gernot
    Beug, M. Florian
    Ferretti, Ruediger
    Prasad, Sharad
    Hofmann, Karl R.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2006, 6 (03) : 473 - 478
  • [47] ELECTRICAL-PROPERTIES OF THE P(+)-GATE ELECTRODE OF AN A-SI/POLY-SI DOUBLE-LAYER
    KIM, SO
    KIM, KJ
    KIM, HS
    KANG, SB
    SONE, JH
    BYUN, JS
    KIM, HJ
    THIN SOLID FILMS, 1994, 253 (1-2) : 413 - 418
  • [48] Effects of the substrate pretreatments on the leakage current in the low-temperature poly-Si TFTs
    Kim, TK
    Lee, BI
    Ihn, TH
    Joo, SK
    CONTROL OF SEMICONDUCTOR SURFACES AND INTERFACES, 1997, 448 : 419 - 423
  • [49] Mechanism Analysis of Off-Leakage Current in Poly-Si TFTs with LDD Structure
    Kimura, Mutsumi
    Nakashima, Akihiro
    Sagawa, Yuki
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2010, 13 (12) : H409 - H411
  • [50] REDUCTION OF PN JUNCTION LEAKAGE CURRENT BY USING POLY-SI INTERLAYERED SOI WAFERS
    HORIUCHI, M
    OHOYU, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (05) : 876 - 882