Exploiting Path Delay Test Generation to Develop Better TDF Tests for Small Delay Defects

被引:0
|
作者
Srivastava, Ankush [1 ,3 ]
Singh, Adit D. [2 ]
Singh, Virendra [3 ]
Saluja, Kewal K. [4 ]
机构
[1] NXP Semicond India Pvt Ltd, Noida, India
[2] Auburn Univ, Auburn, AL 36849 USA
[3] Indian Inst Technol, Bombay, Maharashtra, India
[4] Univ Wisconsin, Madison, WI 53706 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Localized small delay defects, for example due to degraded transistor drive strength caused by a broken fin, are a growing concern in current FinFET and emerging gate all around (GAA) technologies. Such defects are currently targeted by timing-aware Transition Delay Fault (TDF) tests that aim to test the target nodes along the longest path. The resulting tests often require considerable test generation time, have high test data volume, and at times do not provide the desired coverage. In this paper, we show that Path Delay Fault (PDF) test generation can be exploited to not only generate the timing tests more efficiently, but the resulting TDF test sets are also more compact and perform better on commonly used delay test coverage metrics. This is because all TDF faults along a PDF targeted timing-critical path can be detected efficiently by generating a single PDF test. This efficiency is not explicitly exploited by node oriented TDF test generation even when the TDFs are targeted along the longest paths. We demonstrate the effectiveness of our methodology for a range of benchmark circuits by comparing the results from a commercial timing-aware ATPG (TA-ATPG) with our new approach that efficiently exploit PDF tests wherever possible. The proposed new approach results in approximately 12.5% reduction in pattern volume, 35% reduction in ATPG runtime and also a 5% improvement in delay test coverage (DTC) when compared to existing TA-ATPG approaches.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] A Heuristic Path Selection Method for Small Delay Defects Test
    Foroutan, Paniz
    Kamal, Mehdi
    Navabi, Zainalabedin
    PROCEEDINGS OF THE 2014 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2014, : 252 - 257
  • [2] Compact Test Generation for Small-Delay Defects Using Testable-Path Information
    Xiang, Dong
    Yin, Boxue
    Chakrabarty, Krishendu
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 424 - +
  • [3] Test Generation of Path Delay Faults Induced by Defects in Power TSV
    Shih, Chi-Jih
    Hsieh, Shih-An
    Lu, Yi-Chang
    Li, James Chien-Mo
    Wu, Tzong-Lin
    Chakrabarty, Krishnendu
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 43 - 48
  • [4] Generation of Effective 1-Detect TDF Patterns for Detecting Small-Delay Defects
    Bao, Fang
    Peng, Ke
    Tehranipoor, Mohammad
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (10) : 1583 - 1594
  • [5] Transition path delay faults: A new path delay fault model for small and large delay defects
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (01) : 98 - 107
  • [6] Path Unselection for Path Delay Fault Test Generation
    Pomeranz, Irith
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (02) : 267 - 275
  • [7] Optimal Test Clock Frequency Based Test Option Generation for Small Delay Defects
    Muthukrishnan, Prathiba
    Sathasivam, Sivanantham
    IEEE ACCESS, 2023, 11 : 115556 - 115567
  • [8] Path delay test generation at functional level
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2015, 9 (03): : 135 - 141
  • [9] Timing-based delay test for screening small delay defects
    Ahmed, Nisar
    Tehranipoor, Mohammad
    Jayaram, Vinay
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 320 - 325
  • [10] Test Compaction for Small-Delay Defects Using an Effective Path Selection Scheme
    Xiang, Dong
    Li, Jianbo
    Chakrabarty, Krishnendu
    Lin, Xijiang
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (03)