Self-aligned double patterning for vacuum electronic device fabrication

被引:0
|
作者
Koch, Andrew T. [1 ]
Lingley, Andrew R. [1 ]
Mankin, Max N. [1 ]
Pan, Tony S. [1 ]
机构
[1] Modern Elect, Bellevue, WA 98007 USA
关键词
self-aligned double patterning; low fill factor grid; low-loss grid; field emission heat engine; vacuum nanoelectronics; nanofabrication; microfabrication;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a fabrication process that incorporates self-aligned double patterning to produce nanoscale electrostatic grids in close proximity to an electrode. These nanoscale grids can be used to mitigate the effects of space charge in the inter-electrode region of a thermionic converter and thereby improve conversion efficiency. The nanoscale dimensions and low fill factor of the grid help to prevent loss by limiting detrimental electron absorption. Compared to other advanced lithographic techniques used to pattern nanoscale features with similar, sub-100 nm dimensions, self-aligned double patterning is cost-effective, wafer-scale, and allows for rapid prototype iteration.
引用
收藏
页数:2
相关论文
共 50 条
  • [31] Layout Decomposition for Spacer-is-Metal (SIM) Self-Aligned Double Patterning
    Fang, Shao-Yun
    Tai, Yi-Shu
    Chang, Yao-Wen
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 671 - 676
  • [32] Self-Aligned Double Patterning Decomposition for Overlay Minimization and Hot Spot Detection
    Zhang, Hongbo
    Du, Yuelin
    Wong, Martin D. F.
    Topaloglu, Rasit
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 71 - 76
  • [33] Detailed Routing with Advanced Flexibility and in Compliance with Self-Aligned Double Patterning Constraints
    Nakajima, Fumiharu
    Kodama, Chikaaki
    Ichikawa, Hirotaka
    Nakayama, Koichi
    Nojima, Shigeki
    Kotani, Toshiya
    Mimotogi, Shoji
    Miyamoto, Shinji
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VII, 2013, 8684
  • [34] Defect Gallery and Bump Defect Reduction in the Self-Aligned Double Patterning Module
    Cai, Cathy
    Padhi, Deenesh
    Seamons, Martin
    Bencher, Chris
    Ngai, Chris
    Kim, Bok Heon
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2011, 24 (02) : 145 - 150
  • [35] Effective Two-Dimensional Pattern Generation for Self-Aligned Double Patterning
    Ihara, Takeshi
    Takahashi, Atsushi
    Kodama, Chikaaki
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2141 - 2144
  • [36] Self-Aligned Double Patterning Lithography Aware Detailed Routing With Color Preassignment
    Ding, Yixiao
    Chu, Chris
    Mak, Wai-Kei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1381 - 1394
  • [37] Integrated in situ self-aligned double patterning process with fluorocarbon as spacer layer
    Chang, Bingdong
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2020, 38 (03):
  • [38] Process variability of self-aligned multiple patterning
    Oyama, Kenichi
    Yamauchi, Shohei
    Hara, Arisa
    Natori, Sakurako
    Yaegashi, Hidetami
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXX, 2013, 8682
  • [39] Self-aligned photoresist patterning for integrated optics
    Geraghty, DF
    Äyräs, P
    Jabbour, GE
    Honkanen, S
    Peyghambarian, N
    OPTICAL ENGINEERING, 2000, 39 (02) : 575 - 576
  • [40] Implementing Self-Aligned Double Patterning on Non-Gridded Design Layouts
    Dai, Huixiong
    Sweis, Jason
    Bencher, Chris
    Chen, Yongmei
    Shu, Jen
    Xu, Xumon
    Ngai, Chris
    Huckabay, Judy
    Weling, Milind
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION III, 2009, 7275