Self-aligned double patterning for vacuum electronic device fabrication

被引:0
|
作者
Koch, Andrew T. [1 ]
Lingley, Andrew R. [1 ]
Mankin, Max N. [1 ]
Pan, Tony S. [1 ]
机构
[1] Modern Elect, Bellevue, WA 98007 USA
关键词
self-aligned double patterning; low fill factor grid; low-loss grid; field emission heat engine; vacuum nanoelectronics; nanofabrication; microfabrication;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We developed a fabrication process that incorporates self-aligned double patterning to produce nanoscale electrostatic grids in close proximity to an electrode. These nanoscale grids can be used to mitigate the effects of space charge in the inter-electrode region of a thermionic converter and thereby improve conversion efficiency. The nanoscale dimensions and low fill factor of the grid help to prevent loss by limiting detrimental electron absorption. Compared to other advanced lithographic techniques used to pattern nanoscale features with similar, sub-100 nm dimensions, self-aligned double patterning is cost-effective, wafer-scale, and allows for rapid prototype iteration.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] Decomposition Strategies for Self-Aligned Double Patterning
    Ma, Yuansheng
    Sweis, Jason
    Bencher, Chris
    Dai, Huixiong
    Chen, Yongmei
    Cain, Jason P.
    Deng, Yunfei
    Kye, Jongwook
    Levinson, Harry J.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION IV, 2010, 7641
  • [2] Self-Aligned Double-Patterning Aware Legalization
    Xiang, Hua
    Nam, Gi-Joon
    Tellez, Gustavo
    Ramji, Shyam
    Xu, Xiaoqing
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 1145 - 1150
  • [3] Self-Aligned Double Patterning (SADP) Layout Decomposition
    Mirsaeedi, Minoo
    Torres, J. Andres
    Anis, Mohab
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 103 - 109
  • [4] Self-Aligned Double and Quadruple Patterning Layout Principle
    Nakayama, Koichi
    Kodama, Chikaaki
    Kotani, Toshiya
    Nojima, Shigeki
    Mimotogi, Shoji
    Miyamoto, Shinji
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
  • [5] Redundant Via Insertion in Self-Aligned Double Patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY XI, 2017, 10148
  • [6] New alignment mark designs in single patterning and self-aligned double patterning
    Zhang, Libin
    Dong, Lisong
    Su, Xiaojing
    Wei, Yayi
    Ye, Tianchun
    MICROELECTRONIC ENGINEERING, 2017, 179 : 18 - 24
  • [7] Self-Aligned Double Patterning (SADP) Compliant Design Flow
    Ma, Yuansheng
    Sweis, Jason
    Yoshida, Hidekazu
    Wang, Yan
    Kye, Jongwook
    Levinson, Harry J.
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VI, 2012, 8327
  • [8] Self-Aligned Double Patterning (SADP) Friendly Detailed Routing
    Mirsaeedi, Minoo
    Torres, J. Andres
    Anis, Mohab
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION V, 2011, 7974
  • [9] Effective Decomposition Algorithm for Self-Aligned Double Patterning Lithography
    Zhang, Hongbo
    Du, Yuelin
    Wong, Martin D. F.
    Topaloglu, Rasit
    Conley, Will
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [10] On Refining Standard Cell Placement for Self-aligned Double Patterning
    Chen, Ye-Hong
    Wang, Sheng-He
    Wang, Ting-Chi
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1492 - 1497