A Fast Partitioning Algorithm on the 3D Network on Chip Architecture for the Signal Processing Application

被引:0
|
作者
Tan, Junyan [1 ]
Han, Yan [1 ]
Zhu, Nianfang [1 ]
机构
[1] Hohai Univ, Coll IoT, Changzhou 21300, Peoples R China
关键词
3D NoC partitioning; TSV; layer-aware; divergence; convergence; PLACEMENT; ICS;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
With the growing complexity in consumer embedded systems, the emerging SoC architectures integrate numerous components for the different signal processing tasks. SoC community is exploring 3D technology for the next generation of large SoC with 3D NoC. 3D design technology resolves the vertical inter-layer connection issue by TSVs. However, TSVs occupy significant silicon estate which limits the inter-layer links of the 3D NoC. Therefore, the task mapping on 3D NoC must be judicious in large SoC design. In this paper, we propose a partition algorithm for the task mapping with TSV minimization in SoC architecture. This algorithm contains divergence stage and convergence stage. Our algorithm supplies multi-way min-cut partitioning to gradually divide a given design layer by layer in the divergence stage in order to get an initial solution, then this solution is refined in convergence stage. The experiments show that our proposed algorithm performs a better capacity in the partitioning of the signal processing application.
引用
收藏
页码:924 / 928
页数:5
相关论文
共 50 条
  • [1] An Efficient Partitioning Algorithm Based on Hypergraph for 3D Network-On-Chip Architecture Floorplanning
    Tan, Junyan
    Cai, Chunhua
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [2] An Adaptive Routing Algorithm Based on Network Partitioning for 3D Network-on-Chip
    Dai, Jindun
    Jiang, Xin
    Watanabe, Takahiro
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, INFORMATION AND TELECOMMUNICATION SYSTEMS (IEEE CITS), 2017, : 229 - 233
  • [3] A New Recursive Partitioning Multicast Routing Algorithm for 3D Network-on-Chip
    Meena, Narendra Kumar
    Kapoor, Hemangee K.
    Chakraborty, Shounak
    [J]. 18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,
  • [4] Partitioning Methods for Multicast in Bufferless 3D Network on Chip
    Yao, Chaoyun
    Feng, Chaochao
    Zhang, Minxuan
    Guo, Wei
    Zhu, Shouzhong
    Wei, Shaojun
    [J]. COMPUTER ENGINEERING AND TECHNOLOGY, 2016, 592 : 13 - 22
  • [5] A DFTR Router Architecture for 3D Network on Chip
    Zhang, Yuyang
    Hu, Jianhao
    [J]. ICCSIT 2010 - 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 3, 2010, : 337 - 342
  • [6] Application of fast predictive bearing algorithm in 3D wideband signal tracking
    Hou, SY
    Chang, SH
    Hung, HS
    [J]. MODELLING AND EXPERIMENTAL MEASUREMENTS IN ACOUSTICS III, 2003, 9 : 299 - 308
  • [7] A Parallel Gauss-Seidel Algorithm on a 3D Torus Network-on-Chip Architecture
    Day, Khaled
    Al-Towaiq, Mohammad H.
    [J]. 2015 NINTH INTERNATIONAL WORKSHOP ON INTERCONNECTION NETWORK ARCHITECTURES: ON-CHIP, MULTI-CHIP (INA-OCMC), 2015, : 13 - 16
  • [8] A Thermal-Aware Mapping Algorithm for 3D Mesh Network-on-Chip Architecture
    Feng, Gui
    Ge, Fen
    Yu, Shuang
    Wu, Ning
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [9] Exploring partitioning methods for multicast in 3D bufferless Network on Chip
    Yao, Chaoyun
    Feng, Chaochao
    Zhang, Minxuan
    Guo, Wei
    Zhu, Shouzhong
    Wei, Shaojun
    [J]. IEICE ELECTRONICS EXPRESS, 2015, 12 (22):
  • [10] Photonic network-on-chip architecture using 3D integration
    Biberman, Aleksandr
    Sherwood-Droz, Nicolas
    Zhu, Xiaoliang
    Preston, Kyle
    Hendry, Gilbert
    Levy, Jacob S.
    Chan, Johnnie
    Wang, Howard
    Lipson, Michal
    Bergman, Keren
    [J]. OPTOELECTRONIC INTEGRATED CIRCUITS XIII, 2011, 7942