Fault-Tolerant Reconfigurable 32-bit ALU for Space Applications

被引:0
|
作者
Ahmad, Uzair [1 ]
Ali, Shahid [1 ]
Ahmed, Rizwan [1 ]
Qadri, Muhammad Yasir [1 ]
Saif, Hassan [1 ]
机构
[1] Natl Univ Comp & Emerging Sci FAST NU, Dept Elect Engn, Islamabad, Pakistan
关键词
Single event upsets; Soft error; Fault-tolerant system; Triple modular redundancy; Voter logic; Error detector; Redundancy; Radiation hard ALU;
D O I
10.1109/ICMAC54080.2021.9678251
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Space application Integrated Circuits (ICs) are prone to radiation particles, which are present in the form of electrons, protons, and heavy ions, generated from solar flares or space radiations. The circuits utilized in space applications must be able to tolerate these radiation impacts and assure reliable functionality. In this work, we have explored the impact of single-event upsets (SEUs) on 65 nm Bulk CMOS technology and proposed a power-efficient, radiation-hardened, reconfigurable 32-bit arithmetic logic unit (ALU) system, that works reliably in the presence of SEUs. The proposed architecture uses the concept of triple modular redundancy (TMR) with area-efficient voter logic, and error detector logic for radiation hardness. Fault tolerance has been verified by post-layout simulation of the proposed ALU with modelled radiation-induced SEUs error injection. The proposed model is designed and simulated on a 65 nm Bulk CMOS technology node. The active area of the proposed ALU is 0.04 mm(2), and it consumes 2.8906 mW power at 1.2 V supply voltage.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Analyzing fault effects in the 32-bit OpenRISC 1200 microprocessor
    Mehdizadeh, Nima
    Shokrolah-Shirazi, Mohammad
    Miremadi, Seyed Ghassem
    ARES 2008: PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON AVAILABILITY, SECURITY AND RELIABILITY, 2008, : 648 - +
  • [42] An Investigation of Fault Tolerance Behavior of 32-bit DLX Processor
    Yaghini, Pooria M.
    Zarandi, Hamid R.
    Eghbal, Ashkan
    Jafarzadeh, Akbar
    Eskandari, Saeedeh
    DEPEND: 2009 SECOND INTERNATIONAL CONFERENCE ON DEPENDABILITY, 2009, : 93 - +
  • [43] A 32-bit hybrid microprocessor design for multimedia applications
    Shan, R
    Hong, Y
    Wang, DH
    Zhang, TJ
    Yu, Q
    Hou, CH
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 385 - 388
  • [44] USING ROM MONITORS FOR DEBUGGING 32-BIT APPLICATIONS
    LANTZ, A
    COMPUTER DESIGN, 1992, 31 (03): : 104 - 104
  • [45] High-performance fault-tolerant CORDIC processor for space applications
    Wang, Sicong
    Wen, Zhiping
    Yu, Lixin
    ISSCAA 2006: 1ST INTERNATIONAL SYMPOSIUM ON SYSTEMS AND CONTROL IN AEROSPACE AND ASTRONAUTICS, VOLS 1AND 2, 2006, : 360 - +
  • [46] POWER OPTIMIZATION FOR THE DATAPATH OF A 32-BIT RECONFIGURABLE PIPELINED DSP PROCESSOR
    Han Liang Chen Jie Chen Xiaodong Institute of Microelectronics Chinese Academy of Sciences Beijing China
    JournalofElectronics, 2005, (06)
  • [47] Fault-Tolerant Distributed Attitude and Orbit Control System for Space Applications
    Viadimirova, Tanya
    Fayyaz, Muhammad
    2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 43 - 50
  • [48] Bridging 8-through 32-bit applications
    Cravotta, R
    EDN, 2001, 46 (27) : 26 - 26
  • [50] Developing a 32-bit microcontroller board for embedded applications
    Keane, Barry P.
    Venhovens, Paul J.
    Stillinger, Ralph
    Subramanian, Rahul
    2012 PROCEEDINGS OF IEEE SOUTHEASTCON, 2012,