Fault-Tolerant Reconfigurable 32-bit ALU for Space Applications

被引:0
|
作者
Ahmad, Uzair [1 ]
Ali, Shahid [1 ]
Ahmed, Rizwan [1 ]
Qadri, Muhammad Yasir [1 ]
Saif, Hassan [1 ]
机构
[1] Natl Univ Comp & Emerging Sci FAST NU, Dept Elect Engn, Islamabad, Pakistan
关键词
Single event upsets; Soft error; Fault-tolerant system; Triple modular redundancy; Voter logic; Error detector; Redundancy; Radiation hard ALU;
D O I
10.1109/ICMAC54080.2021.9678251
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Space application Integrated Circuits (ICs) are prone to radiation particles, which are present in the form of electrons, protons, and heavy ions, generated from solar flares or space radiations. The circuits utilized in space applications must be able to tolerate these radiation impacts and assure reliable functionality. In this work, we have explored the impact of single-event upsets (SEUs) on 65 nm Bulk CMOS technology and proposed a power-efficient, radiation-hardened, reconfigurable 32-bit arithmetic logic unit (ALU) system, that works reliably in the presence of SEUs. The proposed architecture uses the concept of triple modular redundancy (TMR) with area-efficient voter logic, and error detector logic for radiation hardness. Fault tolerance has been verified by post-layout simulation of the proposed ALU with modelled radiation-induced SEUs error injection. The proposed model is designed and simulated on a 65 nm Bulk CMOS technology node. The active area of the proposed ALU is 0.04 mm(2), and it consumes 2.8906 mW power at 1.2 V supply voltage.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A RECONFIGURABLE MODULAR FAULT-TOLERANT HYPERCUBE ARCHITECTURE
    YANG, CS
    ZU, LP
    WU, YN
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 1994, 5 (10) : 1018 - 1032
  • [32] Reconfigurable Multiswitch Fault-Tolerant Multiport Converter
    Pedapati, Praneeth Kumar
    Murugan, Kavitha
    Chander, Allamsetty Hema
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (10) : 13274 - 13284
  • [33] Synthesis of Fault-Tolerant Reconfigurable Scan Networks
    Brandhofer, Sebastian
    Kochte, Michael A.
    Wunderlich, Hans-Joachim
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 798 - 803
  • [34] RTL Implementation for a Specific ALU of the 32-bit VLIW DSP Processor Core
    Khoi-Nguyen Le-Huu
    Anh-Vu Dinh-Duc
    Quoc-Minh Dang-Do
    Trong-Tu Bui
    2014 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2014, : 387 - 392
  • [35] Electromagnetic fault injection: towards a fault model on a 32-bit microcontroller
    Moro, Nicolas
    Dehbaoui, Amine
    Heydemann, Karine
    Robisson, Bruno
    Encrenaz, Emmanuelle
    2013 10TH WORKSHOP ON FAULT DIAGNOSIS AND TOLERANCE IN CRYPTOGRAPHY (FDTC 2013), 2013, : 77 - 88
  • [36] 32-bit radiation-hardened computers for space
    Nedeau, J
    King, D
    Lanza, D
    Hunt, K
    Byington, L
    1998 IEEE AEROSPACE CONFERENCE PROCEEDINGS, VOL 2, 1998, : 241 - 253
  • [37] MATCH 32-BIT AND 64-BIT CPUS TO EMBEDDED APPLICATIONS
    TERRY, D
    ELECTRONIC DESIGN, 1994, 42 (24) : 105 - &
  • [38] POWER OPTIMIZATION FOR THE DATAPATH OF A 32-BIT RECONFIGURABLE PIPELINED DSP PROCESSOR
    Han Liang Chen Jie Chen Xiaodong (Institute of Microelectronics
    Journal of Electronics(China), 2005, (06) : 84 - 91
  • [39] An Efficient AES 32-Bit Architecture Resistant to Fault Attacks
    Mestiri, Hassen
    Barraj, Imen
    Mohamed, Abdullah Alsir
    Machhout, Mohsen
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 70 (02): : 3667 - 3683
  • [40] 32-bit cyclic redundancy codes for Internet applications
    Koopman, P
    INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS, PROCEEDINGS, 2002, : 459 - 468