An efficient Viterbi decoder design for DMB receiver

被引:0
|
作者
Kim, H
Lee, B
Kim, S
Shin, S
Ahn, J
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The efficient Viterbi decoder that supports full data-rate output of DMB system was proposed. In this paper, SST scheme was adopted for Viterbi decoder with puncturing to reduce the power consumption. Puncturing vector tables are modified and re-arranged to be designed by a hardwired logic to save the system area. New re-scaling scheme is proposed and the proposed re-scaling scheme optimizes the wordlength of path metric memory and greatly reduces the computational load for re-scaling by controlling MSB of path metric memory. Another saving of computation is done by proposed algorithm for branch metric calculation, which makes use of pre-calculated metric values. The designed Viterbi decoder was synthesized using SAMSUNG 0.35u standard cell library and occupied small area and showed low power consumption.
引用
收藏
页码:569 / 572
页数:4
相关论文
共 50 条
  • [31] Real-Time Area Efficient and High Speed Architecture Design of Viterbi Decoder
    Middya, Amitava
    Dhar, Anindya S.
    PROCEEDINGS OF THE 2016 IEEE 2ND INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL & ELECTRONICS, INFORMATION, COMMUNICATION & BIO INFORMATICS (IEEE AEEICB-2016), 2016, : 246 - 250
  • [32] Mixed-Signal Viterbi Decoder for a MB-OFDM Receiver
    Maunu, Janne
    Laiho, Mika
    Koivisto, Tero
    Virtanen, Kati
    Paenkaeaelae, Mikko
    Paasio, Ari
    2008 IEEE INTERNATIONAL CONFERENCE ON ULTRA-WIDEBAND, VOL 3, PROCEEDINGS, 2008, 3 : 121 - 124
  • [33] Efficient mapping on FPGA of a Viterbi decoder for wireless LANs
    Angarita, F
    Perez-Pascual, A
    Sansaloni, T
    Valls, J
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 710 - 715
  • [34] Design of AT-DMB Baseband Receiver SoC
    Lee, Joohyun
    Kim, Hyuk
    Kim, Jinkyu
    Koo, Bontae
    Eum, Nakwoong
    Lee, Hyuckjae
    ETRI JOURNAL, 2009, 31 (06) : 795 - 802
  • [35] Power efficient viterbi decoder based on pre-computation technique for portable digital multimedia broadcasting receiver
    Kim, Dong-Sun
    Lee, Seung-Yerl
    Wang, Kyu-Yeul
    Hwang, Jong-Hee
    Chung, Duck-Jin
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2007, 53 (02) : 350 - 356
  • [36] A reconfigurable, power-efficient adaptive Viterbi decoder
    Tessier, R
    Swaminathan, S
    Ramaswamy, R
    Goeckel, D
    Burleson, W
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (04) : 484 - 488
  • [37] Design and Implementation of Highly Efficient Soft-Decision Viterbi Decoder in Trellis Coded Modulation
    Xu Zhan
    An Jianping
    PROCEEDINGS OF THE SECOND INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1-2, 2008, : 234 - 237
  • [38] An asynchronous data-path design for Viterbi decoder
    Zhao, B
    Hei, Y
    Qiu, YL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1645 - 1648
  • [39] A VLSI design for Viterbi decoder with trace-back
    Kalatchikov, AA
    SIBERIAN RUSSIAN WORKSHOPS AND TUTORIALS ON ELECTRON DEVICES AND MATERIALS, EDM 2002, VOL 2, PROCEEDINGS, 2002, : 18 - 20
  • [40] Design of a performance enhanced traceback algorithm for the Viterbi decoder
    Sogang Univ, Seoul, Korea, Republic of
    Electron Lett, 14 (1254-1255):