On Modeling Faults in FinFET Logic Circuits

被引:11
|
作者
Liu, Yuxi [1 ]
Xu, Qiang [1 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, CUhk REliable Comp Lab CURE, Shatin, Hong Kong, Peoples R China
关键词
SILICON;
D O I
10.1109/TEST.2012.6401565
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
FinFET transistor has much better short-channel characteristics than traditional planar CMOS transistor and will be widely used in next generation technology. Due to its significant structural difference from conventional planar devices, it is essential to revisit whether existing fault models are applicable to detect faults in FinFET logic gates. In this paper, we study some unique defects in FinFET logic circuits and simulate their faulty behavior. Our simulation study shows that most of the defects can be covered with existing fault models, but they vary under different cases and test strategies may need to be augmented to target them.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] A design-for-testability technique for detecting delay faults in logic circuits
    Raahemifar, K
    Ahmadi, M
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 249 - 255
  • [42] TESTING FOR MULTIPLE FAULTS IN DOMINO-CMOS LOGIC-CIRCUITS
    JHA, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (01) : 109 - 116
  • [43] Test generation for multiple faults in multiple-valued logic circuits
    Pan, ZL
    ICEMI'2003: PROCEEDINGS OF THE SIXTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1-3, 2003, : 618 - 621
  • [44] Leakage-Delay Tradeoff in FinFET Logic Circuits: A Comparative Analysis With Bulk Technology
    Agostinelli, Matteo
    Alioto, Massimo
    Esseni, David
    Selmi, Luca
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (02) : 232 - 245
  • [45] MODELING AND TESTING FOR STUCK FAULTS IN ASYMPTOTICALLY ZERO POWER SPLIT-LEVEL CHARGE RECOVERY LOGIC-CIRCUITS
    ISMAEEL, AA
    BHATNAGAR, R
    MICROELECTRONICS JOURNAL, 1995, 26 (01) : 23 - 34
  • [46] Computational Modeling of Droplet Based Logic Circuits
    Anandan, Princia
    Schembri, Florinda
    Bucolo, Maide
    NUMERICAL ANALYSIS AND APPLIED MATHEMATICS (ICNAAM 2012), VOLS A AND B, 2012, 1479 : 220 - 223
  • [47] Delay Modeling of CMOS/CPL logic circuits
    Wan, YZ
    Shams, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5613 - 5616
  • [48] Modeling and Mitigating Transient Errors in Logic Circuits
    Polian, Ilia
    Hayes, John P.
    Reddy, Sudhakar M.
    Becker, Bernd
    IEEE TRANSACTIONS ON DEPENDABLE AND SECURE COMPUTING, 2011, 8 (04) : 537 - 547
  • [49] Modeling Logic Gates and Circuits with Generalized Nets
    Erbakanov, Lenko
    Kostadinov, Todor
    Petkov, Todor
    Sotirov, Sotir
    Bureva, Veselina
    NOVEL DEVELOPMENTS IN UNCERTAINTY REPRESENTATION AND PROCESSING: ADVANCES IN INTUITIONISTIC FUZZY SETS AND GENERALIZED NETS, 2016, 401 : 243 - 256
  • [50] Analysis of Germanium FinFET Logic Circuits and SRAMs with Asymmetric Gate to Source/Drain Underlap Devices
    Hu, Vita Pi-Ho
    Fan, Ming-Long
    Su, Pin
    Chuang, Ching-Te
    2013 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS (VLSI-TSA), 2013,