Asynchronous Data Sampling Within Clock-Gated Double Edge-Triggered Flip-Flops

被引:4
|
作者
Wang, Xiaowen [1 ]
Robinson, William H. [1 ]
机构
[1] Vanderbilt Univ, Dept Elect Engn & Comp Sci, Nashville, TN 37235 USA
基金
美国国家科学基金会;
关键词
Asynchronous sampling; clock-gating; DETFF; low-power;
D O I
10.1109/TCSI.2013.2244431
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For synchronous designs, a large portion of the total power consumption of the integrated circuit (IC) is due to the storage elements and the clock distribution. Energy efficiency from the clock elements plays a critical role in low-power circuit design. One technique for efficiency is the use of double edge-triggered flip-flops (DETFFs), since they can maintain the same throughput as single edge-triggered flip-flops (SETFFs) while only using half of the clock frequency. Clock gating is another well-accepted technique to reduce the dynamic power of idle modules or idle cycles. However, incorporating clock gating with DETFFs to further reduce dynamic power consumption introduces an asynchronous data sampling (i.e., a change in output between clock edges) that was not addressed in previous research. This asynchronous data sampling is explored in detail in this paper by analyzing the mechanisms of several different clock-gated DETFFs. Three special clock-gating strategies are evaluated to mitigate this issue in DETFFs. Each of these three solutions has limitations, and the respective tradeoffs are discussed.
引用
收藏
页码:2401 / 2411
页数:11
相关论文
共 50 条
  • [1] Design of high performance double edge-triggered flip-flops
    Mishra, SM
    Rofail, SS
    Yeo, KS
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2000, 147 (05): : 283 - 290
  • [2] Analysis of power dissipation in double edge-triggered flip-flops
    Strollo, AGM
    Napoli, E
    Cimino, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (05) : 624 - 629
  • [3] Novel high speed and low power single and double edge-triggered flip-flops
    Aezinia, Fatemeh
    Najafzadeh, Sara
    Afzali-Kusha, Ali
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1383 - +
  • [4] DOUBLE-EDGE-TRIGGERED FLIP-FLOPS
    UNGER, SH
    IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (06) : 447 - 451
  • [5] NEW FUNCTIONAL AND STRUCTURAL GENERATION OF JK EDGE-TRIGGERED FLIP-FLOPS
    STEFANESCU, I
    REVUE ROUMAINE DE PHYSIQUE, 1977, 22 (07): : 733 - 742
  • [6] A new design of double edge triggered flip-flops
    Pedram, M
    Wu, Q
    Wu, XW
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 417 - 421
  • [7] New design of double edge triggered flip-flops
    Univ of Southern California, Los Angeles, United States
    Proc Asia South Pac Des Autom Conf, (417-421):
  • [8] EDGE-TRIGGERED FLIP-FLOPS MAKE 360-DEGREE PHASE METER
    HAGER, JC
    ELECTRONICS, 1975, 48 (17): : 100 - 101
  • [9] Differential Edge-Triggered Flip-Flops Using Neuron-MOS Transistors
    Hang, Guoqiang
    Hu, Xiaohui
    Zhu, Hongli
    You, Xiaohu
    2013 9TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY (CIS), 2013, : 313 - 317
  • [10] Comparative delay and energy of single edge-triggered & dual edge-triggered pulsed flip-flops for high-performance microprocessors
    Tschanz, J
    Narendra, S
    Chen, ZP
    Borkar, S
    Sachdev, M
    De, V
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 147 - 152