Asynchronous Data Sampling Within Clock-Gated Double Edge-Triggered Flip-Flops

被引:4
|
作者
Wang, Xiaowen [1 ]
Robinson, William H. [1 ]
机构
[1] Vanderbilt Univ, Dept Elect Engn & Comp Sci, Nashville, TN 37235 USA
基金
美国国家科学基金会;
关键词
Asynchronous sampling; clock-gating; DETFF; low-power;
D O I
10.1109/TCSI.2013.2244431
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
For synchronous designs, a large portion of the total power consumption of the integrated circuit (IC) is due to the storage elements and the clock distribution. Energy efficiency from the clock elements plays a critical role in low-power circuit design. One technique for efficiency is the use of double edge-triggered flip-flops (DETFFs), since they can maintain the same throughput as single edge-triggered flip-flops (SETFFs) while only using half of the clock frequency. Clock gating is another well-accepted technique to reduce the dynamic power of idle modules or idle cycles. However, incorporating clock gating with DETFFs to further reduce dynamic power consumption introduces an asynchronous data sampling (i.e., a change in output between clock edges) that was not addressed in previous research. This asynchronous data sampling is explored in detail in this paper by analyzing the mechanisms of several different clock-gated DETFFs. Three special clock-gating strategies are evaluated to mitigate this issue in DETFFs. Each of these three solutions has limitations, and the respective tradeoffs are discussed.
引用
收藏
页码:2401 / 2411
页数:11
相关论文
共 50 条
  • [21] DOUBLE EDGE-TRIGGERED D-FLIP-FLOPS FOR HIGH-SPEED CMOS CIRCUITS
    AFGHAHI, M
    YUAN, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (08) : 1168 - 1170
  • [22] Dual Edge Triggered Flip-Flops for Noise Aware Design
    Miura, Yukiya
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 217 - 217
  • [23] Dual-edge triggered static pulsed flip-flops
    Ghadiri, A
    Mahmoodi, H
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 846 - 849
  • [24] Dual-edge triggered level converting flip-flops
    Mahmoodi-Meimand, H
    Roy, K
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 661 - 664
  • [25] Low power, testable dual edge triggered flip-flops
    Llopis, RP
    Sachdev, M
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 341 - 345
  • [26] Timing characterization of dual-edge triggered flip-flops
    Nedovic, N
    Aleksic, M
    Oklobdzija, VG
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 538 - 541
  • [27] A static differential double edge-triggered flip-flop based on clock racing
    Moisiadis, Y
    Bouras, I
    Arapoyanni, A
    Dermentzoglou, L
    MICROELECTRONICS JOURNAL, 2001, 32 (08) : 665 - 671
  • [28] Design and implementation of adaptive clock gating technique with double edge triggered flip flops
    Sudhakar, K.
    Selvakumar, T.
    Jayasingh, T.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [29] Multiple-Clock Multiple-Edge-Triggered Multiple-Bit Flip-flops for Two-Phase Handshaking Asynchronous Circuits
    Imai, Masashi
    Yoneda, Tomohiro
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 141 - 144
  • [30] DOUBLE-EDGE-TRIGGERED FLIP-FLOPS.
    Unger, Stephen H.
    IEEE Transactions on Computers, 1981, C-30 (06) : 447 - 451