Scalability of Broadcast Performance in Wireless Network-on-Chip

被引:31
|
作者
Abadal, Sergi [1 ]
Mestres, Albert [1 ]
Nemirovsky, Mario [2 ]
Lee, Heekwan [3 ]
Gonzalez, Antonio [4 ]
Alarcon, Eduard [1 ]
Cabellos-Aparicio, Albert [1 ]
机构
[1] Univ Politecn Cataluna, NaNoNetworking Ctr Catalonia, ES-08034 Barcelona, Spain
[2] Barcelona Supercomp Ctr, Barcelona, Spain
[3] Samsung Adv Inst Technol, Suwon, South Korea
[4] Univ Politecn Cataluna, Dept Comp Architecture, ES-08034 Barcelona, Spain
关键词
Network-on-chip; wireless on-chip communication; design space exploration; multicast; broadcast; latency; throughput; MAC protocols; manycore processors; hybrid NoC; NOC ARCHITECTURE; MULTICAST; DESIGN; INTERCONNECTS; COHERENCE; ETHERNET; RING;
D O I
10.1109/TPDS.2016.2537332
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Networks-on-Chip (NoCs) are currently the paradigm of choice to interconnect the cores of a chip multiprocessor. However, conventional NoCs may not suffice to fulfill the on-chip communication requirements of processors with hundreds or thousands of cores. The main reason is that the performance of such networks drops as the number of cores grows, especially in the presence of multicast and broadcast traffic. This not only limits the scalability of current multiprocessor architectures, but also sets a performance wall that prevents the development of architectures that generate moderate-to-high levels of multicast. In this paper, a Wireless Network-on-Chip (WNoC) where all cores share a single broadband channel is presented. Such design is conceived to provide low latency and ordered delivery for multicast/broadcast traffic, in an attempt to complement a wireline NoC that will transport the rest of communication flows. To assess the feasibility of this approach, the network performance of WNoC is analyzed as a function of the system size and the channel capacity, and then compared to that of wireline NoCs with embedded multicast support. Based on this evaluation, preliminary results on the potential performance of the proposed hybrid scheme are provided, together with guidelines for the design of MAC protocols for WNoC.
引用
收藏
页码:3631 / 3645
页数:15
相关论文
共 50 条
  • [41] An Analytical Method for Evaluating Network-on-Chip Performance
    Foroutan, Sahar
    Thonnart, Yvain
    Hersemeule, Richard
    Jerraya, Ahmed
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1629 - 1632
  • [42] Performance survey of classic and Optic network-on-chip
    Balti, Moez
    Jmai, Abderrazek
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (04) : 393 - 402
  • [43] Complex Network-Enabled Robust Wireless Network-on-Chip Architectures
    Wettin, Paul
    Vidapalapati, Anuroop
    Ganguly, Amlan
    Pande, Partha Pratim
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [44] On-Chip Wireless Optical Broadcast Interconnection Network
    Zhou, Hongyu
    Li, Zheng
    Shang, Li
    Mickelson, Alan
    Filipovic, Dejan S.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2010, 28 (24) : 3569 - 3577
  • [45] An Analytical Approach for Network-on-Chip Performance Analysis
    Ogras, Umit Y.
    Bogdan, Paul
    Marculescu, Radu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (12) : 2001 - 2013
  • [46] A power and performance model for network-on-chip architectures
    Banerjee, N
    Vellanki, P
    Chatha, KS
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1250 - 1255
  • [47] PERFORMANCE ASSESSMENT OF DIFFERENT NETWORK-ON-CHIP TOPOLOGIES
    Reddy, Tetala Neel Kamal
    Swain, Ayas Kanta
    Singh, Jayant Kumar
    Mahapatra, Kamala Kanta
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [48] An Energy and Performance Exploration of Network-on-Chip Architectures
    Banerjee, Arnab
    Wolkotte, Pascal T.
    Mullins, Robert D.
    Moore, Simon W.
    Smit, Gerard J. M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (03) : 319 - 329
  • [49] A Performance Model for Network-on-Chip Wormhole Routers
    Zhang, Youhui
    Dong, Xiaoguo
    Gan, Siqing
    Zheng, Weimin
    JOURNAL OF COMPUTERS, 2012, 7 (01) : 76 - 84
  • [50] DCBuf: a high-performance wireless network-on-chip architecture with distributed wireless interconnects and centralized buffer sharing
    Chenglong Sun
    Yiming Ouyang
    Yingchun Lu
    Wireless Networks, 2022, 28 : 505 - 520