Design Pruning of DSP Kernel for Multi Objective IP Core Architecture

被引:0
|
作者
Sengupta, Anirban [1 ]
机构
[1] Indian Inst Technol Indore, Comp Sci & Engn, Indore, Madhya Pradesh, India
关键词
Design space exploration; multi objective; environmental deviation; redesigning; relaxation; SPACE EXPLORATION; FLOW;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Owing to significant market pressure the design and development time for the intellectual property (IP) core needs to be rapid with concurrent minimization in the cost of development. For most of the modular systems the optimization and accurate selection of the system architecture is one of the prime stages of the development process. But the process of accurate selection of the architecture by early planning and efficient design space exploration is very lengthy and expensive. Furthermore the evaluation of the design space through exhaustive search technique is strictly forbidden. Any mistake in the development process during architecture selection leads to devastating effects in system output and expenditure. Redesigning the system requires extensive hours of work for the designer and incurs high cost. In this paper we provide a novel design space exploration strategy for the design of systems based on hard real time processing and multi parametric optimization requirements. Furthermore we provide an approach which helps in rapid re-selection of the architecture when the system requires reconfiguration in architecture such as relaxation in timing constraint or changes in other objective parameters (such as hardware area).
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Parallelizing and optimizing a simulator kernel on a multi-DSP architecture
    Riel, A
    Brenner, E
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS - PROCEEDINGS OF THE ISCA 9TH INTERNATIONAL CONFERENCE, VOLS I AND II, 1996, : 535 - 541
  • [2] Novel kind of DSP design method based on IP core
    Yu, QY
    Liu, P
    Wang, WD
    Hong, X
    Chen, JC
    Yuan, JZ
    Chen, KM
    EMBEDDED PROCESSORS FOR MULTIMEDIA AND COMMUNICATIONS, 2004, 5309 : 131 - 142
  • [3] Design and Optimization of Test Architecture for IP Cores on SoC Based on Multi-objective Genetic Algorithm
    Tan, Enmin
    Wang, Peng
    JOURNAL OF COMPUTERS, 2013, 8 (02) : 517 - 524
  • [4] Design and Chip Implementation of a Heterogeneous Multi-core DSP
    Chen, Shuming
    Chen, Xiaowen
    Xu, Yi
    Wan, Jianghua
    Lu, Jianzhuang
    Liu, Xiangyuan
    Chen, Shenggang
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [5] Partitioning DSP Applications on a Multi-core Architecture Based on Load Balancing
    Tadic, Marija
    Kovacevic, Jelena
    2009 1ST IEEE EASTERN EUROPEAN CONFERENCE ON THE ENGINEERING OF COMPUTER BASED SYSTEMS, 2009, : 154 - 155
  • [6] The jMetal Framework for Multi-Objective Optimization: Design and Architecture
    Durillo, Juan J.
    Nebro, Antonio J.
    Alba, Enrique
    2010 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2010,
  • [7] Pruning Algorithm for Multi-objective Optimization
    Sudeng, Sufian
    Wattanapongsakorn, Naruemon
    2013 10TH INTERNATIONAL JOINT CONFERENCE ON COMPUTER SCIENCE AND SOFTWARE ENGINEERING (JCSSE), 2013, : 70 - 75
  • [8] FILU-200 DSP coprocessor IP core
    Bleakley, Chris
    Berg, Vincent
    Rodriguez, Jose
    Murray, Brian
    Conference Record of the Asilomar Conference on Signals, Systems and Computers, 1999, 1 : 757 - 761
  • [9] Multi-objective kernel mapping and scheduling for morphable many-core architectures
    Neves, Nuno
    Neves, Rui
    Horta, Nuno
    Tomas, Pedro
    Roma, Nuno
    EXPERT SYSTEMS WITH APPLICATIONS, 2016, 45 : 385 - 399
  • [10] A Heterogeneous Multi-core DSP Architecture for OFDM-Based Communication Systems
    Li, Xu
    Peng, An
    Yu, Wang
    Jun, Li
    INTERNATIONAL JOURNAL OF FUTURE GENERATION COMMUNICATION AND NETWORKING, 2016, 9 (10): : 327 - 338