Design Pruning of DSP Kernel for Multi Objective IP Core Architecture

被引:0
|
作者
Sengupta, Anirban [1 ]
机构
[1] Indian Inst Technol Indore, Comp Sci & Engn, Indore, Madhya Pradesh, India
关键词
Design space exploration; multi objective; environmental deviation; redesigning; relaxation; SPACE EXPLORATION; FLOW;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Owing to significant market pressure the design and development time for the intellectual property (IP) core needs to be rapid with concurrent minimization in the cost of development. For most of the modular systems the optimization and accurate selection of the system architecture is one of the prime stages of the development process. But the process of accurate selection of the architecture by early planning and efficient design space exploration is very lengthy and expensive. Furthermore the evaluation of the design space through exhaustive search technique is strictly forbidden. Any mistake in the development process during architecture selection leads to devastating effects in system output and expenditure. Redesigning the system requires extensive hours of work for the designer and incurs high cost. In this paper we provide a novel design space exploration strategy for the design of systems based on hard real time processing and multi parametric optimization requirements. Furthermore we provide an approach which helps in rapid re-selection of the architecture when the system requires reconfiguration in architecture such as relaxation in timing constraint or changes in other objective parameters (such as hardware area).
引用
收藏
页数:5
相关论文
共 50 条
  • [31] IP tames today's DSP design challenges
    Svoboda, S
    ELECTRONIC DESIGN, 1996, 44 (24) : 99 - &
  • [32] The Design of Heterogeneous Multi-core Reconfigurable Mobile Terminal Architecture
    Zhao, Baohua
    Liang, Xiao
    An, Ningyu
    Lu, Hui
    Zhang, Zhan
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND APPLICATION ENGINEERING (CSAE2018), 2018,
  • [33] Low-power design and implementation on multi-core DSP in SDR platform
    Xu, Li
    Shi, Shao-Bo
    Wang, Qin
    Xu, L., 2012, Univ. of Electronic Science and Technology of China (41): : 136 - 141
  • [34] An architecture and design of IP telephony gateway
    Ibata, M
    Hida, M
    Mitani, Y
    Kugou, M
    Hiraguchi, M
    NEC RESEARCH & DEVELOPMENT, 1999, 40 (01): : 108 - 113
  • [35] The Design of a Cycle Accurate Multi-core Architecture Performance Simulator
    Wang, Gang
    Zhang Tiefei
    Yan, Like
    Bin, Xie
    Chen, Tianzhou
    SEC 2008: PROCEEDINGS OF THE FIFTH IEEE INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING, 2008, : 282 - 287
  • [36] Design of a Dynamic Parallel Execution Architecture for Multi-core Systems
    Huang, S., 1600, Springer Science and Business Media Deutschland GmbH (21):
  • [37] Design a multi-objective optimization with dynamic and global filter pruning strategy for convolutional neural network
    Singh D.
    Rao T.P.
    Veeranjaneyulu N.
    Reddy T.S.K.
    Multimedia Tools and Applications, 2025, 84 (3) : 1345 - 1358
  • [38] Design and Implementation of an IP-core Based Safety-related Communication Architecture on FPGA
    Boercsoek, Josef
    Hayek, Ali
    Machmur, Bashier
    Umar, Muhammad
    2009 XXII INTERNATIONAL SYMPOSIUM ON INFORMATION, COMMUNICATION AND AUTOMATION TECHNOLOGIES, 2009, : 63 - 68
  • [39] Pruning and ranking the Pareto optimal set, application for the dynamic multi-objective network design problem
    Wismans, Luc J. J.
    Brands, T.
    Van Berkum, Eric C.
    Bliemer, Michiel C. J.
    JOURNAL OF ADVANCED TRANSPORTATION, 2014, 48 (06) : 588 - 607
  • [40] Multi-Core DSP Based Parallel Architecture for FMCW SAR Real-Time Imaging
    Gu, Chengfei
    Chang, Wenge
    Li, Xiangyang
    Liu, Zhaohe
    RADIOENGINEERING, 2015, 24 (04) : 1084 - 1090