LDPC code for reduced routing decoder

被引:0
|
作者
Kim, E [1 ]
Choi, GS [1 ]
机构
[1] Texas A&M Univ, Bryan, TX 77801 USA
关键词
D O I
10.1109/APCC.2005.1554212
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
A design approach that reduces the routing complexity in a VLSI implementation of Low-Density Parity-Check (LDPC) decoder is presented. An LDPC code is a linear-block code for forward error correction, attributed by a sparse parity-check matrix. Iterative decoding of this code is shown to yield Bit Error Rate (BER) performance approaching Shannon Limit. However, implementation of decoder for this code is difficult due to the routing requirements of its massive number of data-flow structures in decoding logic. We present a routing approach for a parallel LDPC decoder implementation by 1) analyzing the physical routability limitations and 2) designing the code parameters to limit the interconnect lengths to a bounded region. The approach does not compromise the BER performance, and yet achieves a much higher throughput resulting from significantly reduced wires lengths.
引用
收藏
页码:991 / 994
页数:4
相关论文
共 50 条
  • [1] A Novel Linear Interpolation Algorithm with Reduced Complexity LDPC Code Decoder
    Zhang, Xingru
    Li, Jianping
    2013 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND ARTIFICIAL INTELLIGENCE (ICCSAI 2013), 2013, : 202 - 206
  • [2] Disclosing the LDPC code decoder design space
    Brack, Torben
    Kienle, Frank
    Wehn, Norbert
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 198 - +
  • [3] Irregular LDPC code and encoder/decoder research
    Institute of Image Communication and Information Processing, Shanghai Jiaotong University, Shanghai 200235, China
    Jisuanji Gongcheng, 2006, 21 (243-246):
  • [4] Design and implementation of channel decoder with LDPC code
    Hu, Diqing
    Wang, Peng
    Wang, Jianzong
    Li, Tianquan
    EIGHTH INTERNATIONAL SYMPOSIUM ON OPTICAL STORAGE AND 2008 INTERNATIONAL WORKSHOP ON INFORMATION DATA STORAGE, 2009, 7125
  • [5] An Efficient Decoder for a Linear Distance Quantum LDPC Code
    Gu, Shouzhen
    Pattison, Christopher A.
    Tang, Eugene
    PROCEEDINGS OF THE 55TH ANNUAL ACM SYMPOSIUM ON THEORY OF COMPUTING, STOC 2023, 2023, : 919 - 932
  • [6] Optimized Layer Architecture for Layered LDPC Code Decoder
    Ma, Longyu
    Sham, Chiu Wing
    2018 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2018, : 287 - 291
  • [7] Power-Efficient LDPC Code Decoder Architecture
    Shimizu, Kazunori
    Togawa, Nozomu
    Ikenaga, Takeshi
    Goto, Satoshi
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 359 - 362
  • [8] Design of LDPC Decoder Based on Adaptive Code Length
    Chen, Bo
    Chen, Congcong
    Du, Xiuli
    Zhu, Kangte
    Li, Shiming
    Guo, Yuanyuan
    PROCEEDINGS OF 2017 IEEE 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2017, : 493 - 497
  • [9] Analog rotating ring decoder for an LDPC convolutional code
    Schaefer, A
    Moerz, M
    Hagenauer, J
    Sridharan, A
    Costello, DJ
    2003 IEEE INFORMATION THEORY WORKSHOP, PROCEEDINGS, 2003, : 226 - 229
  • [10] Generalized Binary Representation for the Nonbinary LDPC Code With Decoder Design
    Yu, Yang
    Chen, Wen
    Li, Jun
    Ma, Xiao
    Bai, Baoming
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2014, 62 (09) : 3070 - 3083