A flexible SRAM compiler for embedded application

被引:0
|
作者
Liu, Y [1 ]
Gao, ZQ [1 ]
机构
[1] Tsing Hua Univ, Inst Elect, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM Compiler uses predefined building blocks or leaf cells and connectivity information to compile SRAMs of user-specified size. In this paper a high-speed embedded SRAM Compiler is described. It is based on TSMC's 0.5 mum CMOS process. It can compile both single-port and dual-port SRAMs. SRAM is a completely synchronous architecture with a maximal capacity 16k* 64=1Mb bits. The compiler generates the layout, behavioral level models, schematic symbols, and a layout abstraction to place and route, The program in Skill language can automatically complete the creation of all the models in different levels. The SRAM Compiler has a friendly user interface. Users can specify the necessary parameters and then get all the results. The SRAM Compiler can be easily integrated into Cadence and other CAD frameworks.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
  • [41] A FLEXIBLE MULTIPORT RAM COMPILER FOR DATA PATH
    SHINOHARA, H
    MATSUMOTO, N
    FUJIMORI, K
    TSUJIHASHI, Y
    NAKAO, H
    KATO, S
    HORIBA, Y
    TADA, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (03) : 343 - 349
  • [42] ELI - A COMPLETE, FLEXIBLE COMPILER CONSTRUCTION SYSTEM
    GRAY, RW
    HEURING, VP
    LEVI, SP
    SLOANE, AM
    WAITE, WM
    COMMUNICATIONS OF THE ACM, 1992, 35 (02) : 121 - 131
  • [43] Design and implementation of a power efficient embedded SRAM
    Liu, Yijun
    Chen, Pinghua
    Wang, Wenyan
    Li, Zhenkun
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 86 - +
  • [44] Deep submicron embedded SRAM design issues
    Natarajan, S
    Romanovsky, S
    Achyuthan, A
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 723 - 728
  • [45] Contact resistivity instability in embedded SRAM memory
    Mervic, A
    Lanzani, A
    Menchise, M
    Serra, P
    Gerosa, D
    MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1365 - 1368
  • [46] Effect of Body Biasing on Embedded SRAM Failure
    Khajeh, Amin
    Eltawil, Ahmed M.
    Kurdahi, Fadi J.
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2350 - 2353
  • [47] Combined methods of tolerance increasing for embedded SRAM
    Shchigorev, L. A.
    Shagurin, I. I.
    1ST INTERNATIONAL TELECOMMUNICATION CONFERENCE ADVANCED MICRO- AND NANOELECTRONIC SYSTEMS AND TECHNOLOGIES, 2016, 151
  • [48] Power gating technique for embedded pseudo SRAM
    Cheng, Ching-Yun
    Chang, Ming-Hung
    Hwang, Wei
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 260 - +
  • [49] A low power embedded SRAM for wireless applications
    Cosemans, Stefan
    Dehaene, Wim
    Catthoor, Francky
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 291 - +
  • [50] Test algorithm and diagnosis implementation for embedded SRAM
    Chen Z.
    Su J.
    Wang Y.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (05): : 865 - 870