A flexible SRAM compiler for embedded application

被引:0
|
作者
Liu, Y [1 ]
Gao, ZQ [1 ]
机构
[1] Tsing Hua Univ, Inst Elect, Beijing 100084, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM Compiler uses predefined building blocks or leaf cells and connectivity information to compile SRAMs of user-specified size. In this paper a high-speed embedded SRAM Compiler is described. It is based on TSMC's 0.5 mum CMOS process. It can compile both single-port and dual-port SRAMs. SRAM is a completely synchronous architecture with a maximal capacity 16k* 64=1Mb bits. The compiler generates the layout, behavioral level models, schematic symbols, and a layout abstraction to place and route, The program in Skill language can automatically complete the creation of all the models in different levels. The SRAM Compiler has a friendly user interface. Users can specify the necessary parameters and then get all the results. The SRAM Compiler can be easily integrated into Cadence and other CAD frameworks.
引用
收藏
页码:213 / 216
页数:4
相关论文
共 50 条
  • [11] Fast and Effective Power Modeling for SRAM Compiler
    Song, Qiang
    Tan, Shoubiao
    Peng, Chunyu
    ADVANCES IN POWER AND ELECTRICAL ENGINEERING, PTS 1 AND 2, 2013, 614-615 : 1465 - 1470
  • [12] COMPILER/HARDWARE ASSISTED APPLICATION CODE AND DATA SECURITY IN EMBEDDED SYSTEMS
    Bu, Chunguang
    Wang, Xiang
    Zhang, Chi
    Liu, Jizhong
    Wang, Xiaodong
    Qi, Chuntang
    Gao, Xiaoying
    Li, Baosen
    2009 IEEE/AIAA 28TH DIGITAL AVIONICS SYSTEMS CONFERENCE, VOLS 1-3, 2009, : 1757 - +
  • [13] THE SELECTION OF AN ADA COMPILER FOR A REAL-TIME EMBEDDED AVIONICS APPLICATION
    DAVIS, RE
    TRI-ADA 89 : INDUSTRY, ACADEMIA, GOVERNMENT: ADA TECHNOLOGY IN CONTEXT : APPLICATION, DEVELOPMENT, AND DEPLOYMENT, 1989, : 602 - 609
  • [14] Embedded intelligent SRAM
    Jain, P
    Suh, GE
    Devadas, S
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 869 - 874
  • [15] Modified Low Power SRAM Compiler with Reduced Access Time
    Vinay B.K.
    Pushpa Mala S.
    Journal of The Institution of Engineers (India): Series B, 2022, 103 (6) : 2013 - 2023
  • [16] Embedded Processor Oriented Compiler Infrastructure
    Djukic, Miodrag
    Popovic, Miroslav
    Cetic, Nenad
    Povazan, Ivan
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2014, 14 (03) : 123 - 130
  • [17] Compiler brews relief for embedded programmers
    Levy, M
    EDN, 1998, 43 (21) : 20 - 20
  • [18] An effective modeling of power consumption and time delay for SRAM compiler
    Yan, Jinlong
    Lu, Wenjuan
    Peng, Chunyu
    Journal of Information and Computational Science, 2015, 12 (09): : 3373 - 3382
  • [19] Compiler design issues for embedded processors
    Leupers, R
    IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (04): : 51 - 58
  • [20] A compiler infrastructure for embedded heterogeneous MPSoCs
    Sheng, Weihua
    Schuermans, Stefan
    Odendahl, Maximilian
    Bertsch, Mark
    Volevach, Vitaliy
    Leupers, Rainer
    Ascheid, Gerd
    PARALLEL COMPUTING, 2014, 40 (02) : 51 - 68